## Multi-Phase PWM Controller with Precision ros(ON) or DCR Current Sensing for VR10.X Application

The ISL6565A, ISL6565B controls microprocessor core voltage regulation by driving up to 3 synchronous-rectified buck channels in parallel. Multi-phase buck converter architecture uses interleaved timing to multiply channel ripple frequency and reduce input and output ripple currents.
The difference between the ISL6565A and the ISL6565B is that the ISL6565A utilizes ${ }^{\text {DSS }}$ (ON) current sensing, while the ISL6565B utilizes DCR current sensing for each phase. These cost and space saving methods of current sensing are used for adaptive voltage positioning (droop), channelcurrent balancing, and overcurrent protection. To ensure the accuracy of droop, a programmable internal temperature compensation function is implemented to compensate the effect of $r_{\mathrm{DS}(\mathrm{ON})}$ and DCR temperature sensitivity.
A unity gain, differential amplifier is provided for remote voltage sensing. Any potential difference between remote and local grounds is eliminated using the remote-sense amplifier. The precision threshold-sensitive enable input is available to accurately coordinate the start up of the ISL6565A, ISL6565B with Intersil MOSFET driver ICs. Dynamic-VID ${ }^{\text {TM }}$ technology allows seamless on-the-fly VID changes. The offset pin allows accurate voltage offset settings that are independent of VID setting.

## Features

- Multi-Phase Power Conversion
- 2 or 3 Phase Operation
- Precision Core Voltage Regulation
- Differential Remote Voltage Sensing
- $\pm 0.5 \%$ System Accuracy Over Temperature and Life
- Adjustable Reference-Voltage Offset
- Precision $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ or DCR Current Sensing
- Integrated Programmable Temperature Compensation
- Accurate Load-Line Programming
- Accurate Channel-Current Balancing
- Low-Cost, Lossless Current Sensing
- Input Voltage: 12 V or 5 V Bias
- Microprocessor Voltage Identification Input
- Dynamic VID® Technology
- 6-Bit VID Input
- 0.8375 V to 1.600 V in 12.5 mV Steps
- Threshold Enable Function for Precision Sequencing
- Overcurrent Protection
- Overvoltage Protection
- Digital Soft-Start
- Operation Frequency up to 1.5 MHz per Phase
- QFN Package
- Compliant to JEDEC PUB95 MO-220 QFN - Quad Flat No Leads - Package Outline
- Near Chip Scale Package Footprint, which Improves PCB Efficiency and Has a Thinner Profile
- Pb-Free Plus Anneal Available (RoHS Compliant)


## Ordering Information

| PART NUMBER | PART MARKING | TEMP. RANGE ( ${ }^{\circ}$ C) | PACKAGE | PKG. DWG. \# |
| :--- | :--- | :---: | :--- | :--- |
| ISL6565ACB | ISL6565ACB | 0 to 105 | 28 Ld SOIC | M28.3 |
| ISL6565ACBZ (Note) | ISL6565ACBZ | 0 to 105 | 28 Ld SOIC (Pb-free) | M28.3 |
| ISL6565ACR | ISL6565ACR | 0 to 105 | 28 Ld 5x5 QFN | L28.5x5 |
| ISL6565ACRZ (Note) | ISL6565ACRZ | 0 to 105 | 28 Ld 5x5 QFN (Pb-free) | L28.5x5 |
| ISL6565ACV | ISL6565ACV | 0 to 105 | 28 Ld TSSOP | M28.173 |
| ISL6565ACVZ (Note) | ISL6565ACVZ | 0 to 105 | 28 Ld TSSOP (Pb-free) | M28.173 |
| ISL6565BCB | ISL6565BCB | 0 to 105 | 28 Ld SOIC | M28.3 |
| ISL6565BCBZ (Note) | ISL6565BCBZ | 0 to 105 | 28 Ld SOIC (Pb-free) | M28.3 |
| ISL6565BCR | ISL6565BCR | 0 to 105 | 28 Ld 5x5 QFN | L28.5x5 |
| ISL6565BCRZ (Note) | ISL6565BCRZ | 0 to 105 | 28 Ld 5x5 QFN (Pb-free) | L28.5x5 |
| ISL6565BCV | ISL6565BCV | 0 to 105 | 28 Ld TSSOP | M28.173 |
| ISL6565BCVZ (Note) | ISL6565BCVZ | 0 to 105 | 28 Ld TSSOP (Pb-free) | M28.173 |

*Add "-T" suffix for tape and reel.
NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## Pinouts

ISL6565ACB (SOIC), ISL6565ACV (TSSOP)
TOP VIEW






Typical Application - ISL6565A


Typical Application - ISL6565B


## Absolute Maximum Ratings

Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +7 V Input, Output, or I/O Voltage (except OVP) . . GND -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ OVP Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +15 V ESD (Human body model). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $>4 \mathrm{kV}$
ESD (Machine model) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3300 V
ESD (Charged device model) . . . . . . . . . . . . . . . . . . . . . . . . . . $>2 k \mathrm{kV}$

## Operating Conditions

Supply Voltage, VCC (5V bias mode) . . . . . . . . . . . . . . . . . $+5 \mathrm{~V} \pm 5 \%$ Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

CAUTION: Stress above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied.

NOTES:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
2. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
3. For $\theta_{\mathrm{Jc}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

Electrical Specifications Operating Conditions: VCC $=5 \mathrm{~V}$ or ICC $<25 \mathrm{~mA}$ (Note 4 ), $\mathrm{T}_{J}=0^{\circ} \mathrm{C}$ to $105^{\circ} \mathrm{C}$.
Unless Otherwise Specified.

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VCC SUPPLY CURRENT |  |  |  |  |  |
| Nominal Supply | $\begin{aligned} & \mathrm{VCC}=5 \mathrm{VDC} ; \mathrm{EN}=5 \mathrm{VDC} ; \mathrm{R}_{\mathrm{T}}=100 \mathrm{k} \Omega, \\ & \text { ISEN } 1=\mathrm{ISEN} 2=\mathrm{ISEN} 3=-70 \mu \mathrm{~A} \end{aligned}$ | - | 14 | 18 | mA |
| Shutdown Supply | $\mathrm{VCC}=5 \mathrm{VDC} ; \mathrm{EN}=0 \mathrm{VDC} ; \mathrm{R}_{\mathrm{T}}=100 \mathrm{k} \Omega$ | - | 10 | 14 | mA |
| SHUNT REGULATOR |  |  |  |  |  |
| VCC Voltage | VCC tied to 12VDC thru $300 \Omega$ resistor, $\mathrm{R}_{\mathrm{T}}=100 \mathrm{k} \Omega$ | 5.6 | 5.9 | 6.2 | V |
| VCC Sink Current | VCC tied to 12VDC thru $300 \Omega$ resistor, $\mathrm{R}_{\mathrm{T}}=100 \mathrm{k} \Omega$ | - | - | 25 | mA |
| POWER-ON RESET AND ENABLE |  |  |  |  |  |
| POR Threshold | VCC Rising | 4.2 | 4.31 | 4.50 | V |
|  | VCC Falling | 3.7 | 3.82 | 4.00 | V |
| ENABLE Threshold | EN Rising | 1.29 | 1.31 | 1.33 | V |
|  | Hysteresis | - | 150 | - | mV |
|  | Fault Reset | 1.10 | 1.14 | 1.18 | V |
| ENLL Input Logic Low Level |  | - | - | 0.4 | V |
| ENLL input Logic High Level |  | 0.8 | - | - | V |
| ENLL Leakage Current | ENLL $=5 \mathrm{~V}$ | - | - | 1 | $\mu \mathrm{A}$ |
| REFERENCE VOLTAGE AND DAC |  |  |  |  |  |
| System Accuracy (VID $=1.2 \mathrm{~V}-1.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ) |  | -0.5 | - | 0.5 | \%VID |
| System Accuracy (VID $=0.8375 \mathrm{~V}-1.1875 \mathrm{~V} \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ ) |  | -0.7 | - | 0.7 | \%VID |
| System Accuracy (VID $=0.8375 \mathrm{~V}-1.1875 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ) |  | -0.8 | - | 0.8 | \%VID |
| VID Pull Up |  | -65 | -50 | -35 | $\mu \mathrm{A}$ |
| VID Input Low Level |  | - | - | 0.4 | V |
| VID Input High Level |  | 0.8 | - | - | V |
| DAC Source/Sink Current | VID $=010100$ | -200 | - | 200 | $\mu \mathrm{A}$ |
| REF Source/Sink Current |  | -50 | - | 50 | $\mu \mathrm{A}$ |
| PIN-ADJUSTABLE OFFSET |  |  |  |  |  |
| Voltage at OFS Pin | Offset resistor connected to ground | 485 | 500 | 515 | mV |
|  | Voltage below VCC, offset resistor connected to VCC | 1.97 | 2.03 | 2.09 | V |

## Electrical Specifications Operating Conditions: VCC $=5 \mathrm{~V}$ or ICC $<25 \mathrm{~mA}$ (Note 4), $\mathrm{T}_{J}=0^{\circ} \mathrm{C}$ to $105^{\circ} \mathrm{C}$. <br> Unless Otherwise Specified. (Continued)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OSCILLATOR |  |  |  |  |  |
| Accuracy | $\mathrm{R}_{\mathrm{T}}=100 \mathrm{k} \Omega$ | -10 | - | 10 | \% |
| Adjustment Range |  | 0.08 | - | 1.5 | MHz |
| Sawtooth Amplitude |  | - | 1.5 | - | V |
| Max Duty Cycle |  | - | 66.7 | - | \% |
| ERROR AMPLIFIER |  |  |  |  |  |
| Open-Loop Gain (Note 7) | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to ground | - | 80 | - | dB |
| Open-Loop Bandwidth (Note 7) | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to ground | - | 18 | - | MHz |
| Slew Rate | $C_{L}=100 \mathrm{pF}$ | 4.5 | 6.0 | 7.5 | $\mathrm{V} / \mu \mathrm{s}$ |
| Maximum Output Voltage |  | 4.0 | 4.3 | - | V |
| Output High Voltage @ 2mA |  | 3.7 | - | - | V |
| Output Low Voltage @ 2mA |  | - | - | 1.35 | V |
| REMOTE-SENSE AMPLIFIER |  |  |  |  |  |
| Bandwidth (Note 7) |  | - | 20 | - | MHz |
| Output High Current | VSEN - RGND $=2.5 \mathrm{~V}$ | -500 | - | 500 | $\mu \mathrm{A}$ |
| Output High Current | VSEN - RGND $=0.6$ | -500 | - | 500 | $\mu \mathrm{A}$ |
| PWM OUTPUT |  |  |  |  |  |
| PWM Output Voltage LOW Threshold | lload $= \pm 500 \mu \mathrm{~A}$ | - | - | 0.3 | V |
| PWM Output Voltage HIGH Threshold | lload $= \pm 500 \mu \mathrm{~A}$ | 4.3 | - | - | V |
| TEMPERATURE COMPENSATION |  |  |  |  |  |
| Temperature Compensation Current @ $40^{\circ} \mathrm{C}$ and Tcomp $=0.5 \mathrm{~V}$ |  | 10 | 15 | 20 | $\mu \mathrm{A}$ |
| Temperature Compensation Transconductance (Note 7) |  | - | 2 | - | $\mu \mathrm{A} / \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| SENSE CURRENT |  |  |  |  |  |
| Sensed Current Tolerance | ISEN1 $=$ ISEN2 $=$ ISEN3 $=80 \mu \mathrm{~A}, 0^{\circ} \mathrm{C}$ to $105^{\circ} \mathrm{C}$ | 74 | 81 | 91 | $\mu \mathrm{A}$ |
| Overcurrent Trip Level |  | 95 | 110 | 130 | $\mu \mathrm{A}$ |
| POWER GOOD AND PROTECTION MONITORS |  |  |  |  |  |
| PGOOD Low Voltage | $\mathrm{l}_{\text {PGOOD }}=4 \mathrm{~mA}$ | - | - | 0.4 | V |
| Undervoltage Offset From VID | VSEN Falling | 72 | 74 | 76 | \%VID |
| Overvoltage Threshold | Voltage above VID, After Soft-Start (Note 6) | 180 | 200 | 220 | mV |
|  | Before Enable | - | 1.63 | - | V |
|  | VCC < POR Threshold | 1.7 | 1.8 | 1.87 | V |
| Overvoltage Reset Voltage | VCC $\geq$ POR Threshold, VSEN Falling | - | 0.6 | - | V |
|  | VCC < POR Threshold | - | 1.5 | - | V |
| OVP Drive Voltage | $\mathrm{l}_{\text {OVP }}=-100 \mathrm{~mA}, \mathrm{VCC}=5 \mathrm{~V}$ | - | 1.9 | - | V |
| Minimum VCC for OVP |  | 1.4 | - | - | V |

NOTES:
4. When using the internal shunt regulator, VCC is clamped to 6.02 V (max). Current must be limited to 25 mA or less.
5. These parts are designed and adjusted for accuracy with all errors in the voltage loop included.
6. During soft-start, VDAC rises from 0 to VID. The overvoltage trip level is the higher of 1.7 V and VDAC +0.2 V .
7. Parameter magnitude guaranteed by design. Not $100 \%$ tested.

## Functional Pin Description

VCC - Supplies all the power necessary to operate the chip. The controller starts to operate when the voltage on this pin exceeds the rising POR threshold and shuts down when the voltage on this pin drops below the falling POR threshold. Connect this pin directly to a +5 V supply or through a series $300 \Omega$ resistor to a +12 V supply.
GND - Bias and reference ground for the IC.
EN - This pin is a threshold-sensitive enable input for the controller. Connecting the 12 V supply to EN through an appropriate resistor divider provides a means to synchronize power-up of the controller and the MOSFET driver ICs. When EN is driven above 1.31 V , the ISL6565A, ISL6565B is active depending on status of ENLL, the internal POR, and pending fault states. Driving EN below 1.14 V will clear all fault states and prime the ISL6565A, ISL6565B to soft-start when re-enabled.

ENLL - This pin is a logic-level enable input for the controller. When asserted to a logic high, the ISL6565 is active depending on status of EN, the internal POR, VID inputs and pending fault states. Deasserting ENLL will clear all fault states and prime the ISL6565A, ISL6565B to softstart when re-enabled.

FS - A resistor, placed from FS to ground, will set the switching frequency. Refer to Equation 45 for proper resistor calculation.

VID4, VID3, VID2, VID1, VID0, and VID12.5 - These are the inputs to the internal DAC that provides the reference voltage for output regulation. Connect these pins either to open-drain outputs with or without external pull-up resistors or to active-pull-up outputs. VID4-VID12.5 have $20 \mu \mathrm{~A}$ internal pull-up current sources that diminish to zero as the voltage rises above the logic-high level.

VDIFF, VSEN, and RGND - VSEN and RGND are inputs to the precision differential remote-sense amplifier. This amplifier converts the differential voltage of the remote output to a single-ended voltage referenced to local ground. VDIFF is the amplifier's output and the input to the regulation and protection circuitry. Connect VSEN and RGND to the sense pins of the remote load.

FB and COMP - Inverting input and output of the error amplifier respectively. FB is connected to VDIFF through a resistor. A negative current, proportional to output current is present on the FB pin. A properly sized resistor between VDIFF and FB sets the load line (droop). The droop scale factor is set by the ratio of the ISEN resistors and the lower MOSFET $r_{\text {DS(ON) }}$ or inductor DCR. COMP is tied back to FB through an external R-C network to compensate the regulator.

REF - The REF input pin is the positive input of the Error Amp. It is internally connected to the DAC output through a $1 \mathrm{k} \Omega$ resistor. A capacitor is used between the REF pin and ground to smooth the voltage transition during Dynamic VID ${ }^{\text {TM }}$ operations.
TCOMP - Temperature compensation scaling input. A resistor from this pin to ground sets the gain of the internal thermal sense circuitry. The temperature sensed by the controller is utilized to modify the droop current output to the FB pin, adjusting for MOSFET $r_{\text {DS(ON) }}$ and Inductor DCR variations with temperature.

PWM1, PWM2, PWM3 - Pulse-width modulation outputs. Connect these pins to the PWM input pins of the Intersil driver ICs. The number of active channels is determined by the state of PWM3. Tie PWM3 to VCC to configure for 2-phase operation.

ISEN1, ISEN2, ISEN3, ICOMMON (ISL6565B only) These pins are used for sensing individual phase output currents. The sensed current is used for channel balancing, protection, and load line regulation. ISEN3 should be left open for 2-phase operation.

For $\mathrm{r}_{\mathrm{DS}}(\mathrm{ON})$ current sensing using the ISL6565A, connect a resistor between the ISEN1, ISEN2, and ISEN3 pins and their respective phase node. This resistor sets a current proportional to the current in the lower MOSFET during it's conduction interval.
For DCR sensing using the ISL6565B, connect a resistor from VCORE to the ICOMMON pin. Then connect ISEN1, ISEN2, and ISEN3 to the node between the RC sense elements surrounding the inductor of their respective phase.

PGOOD - PGOOD is used as an indication of the end of soft-start. It is an open-drain logic output that is low impedance until the soft-start is completed. It will be pulled low again once the undervoltage point is reached.

OFS - The OFS pin provides a means to program a DC current for generating an offset voltage across the droop resistor between FB and VDIFF. The offset current is generated via an external resistor and precision internal voltage references. The polarity of the offset is selected by connecting the resistor to GND or VCC. For no offset, the OFS pin should be left unconnected.
OVP - Overvoltage protection pin. This is an open drain device, which can be externally configured with a resistor to control an SCR to shut down the regulator.

## Operation

## Multi-Phase Power Conversion

Microprocessor load current profiles have changed to the point that the advantages of multi-phase power conversion are impossible to ignore. The technical challenges associated with producing a single-phase converter that is both cost-effective and thermally viable have forced a change to the cost-saving approach of multi-phase. The ISL6565A, ISL6565B controller helps simplify implementation by integrating vital functions and requiring minimal output components. The block diagrams on pages 3 and 4 provide top level views of multi-phase power conversion using the ISL6565A and ISL6565B controllers.


FIGURE 1. PWM AND INDUCTOR-CURRENT WAVEFORMS FOR 3-PHASE CONVERTER

## Interleaving

The switching of each channel in a multi-phase converter is timed to be symmetrically out of phase with each of the other channels. In a 3-phase converter, each channel switches 1/3 cycle after the previous channel and $1 / 3$ cycle before the following channel. As a result, the three-phase converter has a combined ripple frequency three times greater than the ripple frequency of any one phase. In addition, the peak-topeak amplitude of the combined inductor currents is reduced in proportion to the number of phases (Equations 1 and 2). Increased ripple frequency and lower ripple amplitude mean that the designer can use less per-channel inductance and lower total output capacitance for any performance specification.

Figure 1 illustrates the multiplicative effect on output ripple frequency. The three channel currents (IL1, IL2, and IL3) combine to form the AC ripple current and the DC load current. The ripple component has three times the ripple frequency of each individual channel current. Each PWM pulse is terminated $1 / 3$ of a cycle after the PWM pulse of the previous phase. The peak-to-peak current for each phase is about 7A, and the DC components of the inductor currents combine to feed the load.

To understand the reduction of ripple current amplitude in the multi-phase circuit, examine the equation representing an individual channel's peak-to-peak inductor current.
$\mathrm{I}_{\mathrm{PP}}=\frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) \mathrm{V}_{\text {OUT }}}{L f_{\mathrm{S}} \mathrm{V}_{\text {IN }}}$
In Equation 1, $\mathrm{V}_{I N}$ and $\mathrm{V}_{\text {OUT }}$ are the input and output voltages respectively, $L$ is the single-channel inductor value, and $f_{S}$ is the switching frequency.
The output capacitors conduct the ripple component of the inductor current. In the case of multi-phase converters, the capacitor current is the sum of the ripple currents from each of the individual channels. Compare Equation 1 to the expression for the peak-to-peak current after the summation of N symmetrically phase-shifted inductor currents in Equation 2. Peak-to-peak ripple current decreases by an amount proportional to the number of channels. Outputvoltage ripple is a function of capacitance, capacitor equivalent series resistance (ESR), and inductor ripple current. Reducing the inductor ripple current allows the designer to use fewer or less costly output capacitors.
${ }^{\mathrm{I}_{\mathrm{C}, \mathrm{PP}}}=\frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{N} \mathrm{V}_{\mathrm{OUT}}\right) \mathrm{V}_{\mathrm{OUT}}}{\mathrm{Lf}_{\mathrm{S}} \mathrm{V}_{\text {IN }}}$
Another benefit of interleaving is to reduce input ripple current. Input capacitance is determined in part by the maximum input ripple current. Multi-phase topologies can improve overall system cost and size by lowering input ripple current and allowing the designer to reduce the cost of input capacitance. The example in Figure 2 illustrates input currents from a three-phase converter combining to reduce the total input ripple current.
The converter depicted in Figure 2 delivers 1.5 V to a 36 A load from a 12 V input. The RMS input capacitor current is 5.9 A . Compare this to a single-phase converter also stepping down 12 V to 1.5 V at 36 A . The single-phase converter has 11.9 A RMS input capacitor current. The single-phase converter must use an input capacitor bank with twice the RMS current capacity as the equivalent three-phase converter.


FIGURE 2. CHANNEL INPUT CURRENTS AND INPUT-
CAPACITOR RMS CURRENT FOR 3-PHASE
CONVERTER

Figures 19 and 20 in the section entitled Input Capacitor Selection can be used to determine the input-capacitor RMS current based on load current, duty cycle, and the number of channels. They are provided as aids in determining the optimal input capacitor solution.

## PWM Operation

The timing of each converter leg is set by the number of active channels. The default channel setting for the ISL6565A, ISL6565B is three. One switching cycle is defined as the time between PWM1 pulse termination signals. The pulse termination signal is the internally generated clock signal that triggers the falling edge of PWM1. The cycle time of the pulse termination signal is the inverse of the switching frequency set by the resistor between the FS pin and ground. Each cycle begins when the clock signal commands PWM1 to go low. The PWM1 transition signals the channel-1 MOSFET driver to turn off the channel-1 upper MOSFET and turn on the channel-1 synchronous MOSFET. In the default channel configuration, the PWM2 pulse terminates $1 / 3$ of a cycle after the PWM1 pulse. The PWM3 pulse terminates $1 / 3$ of a cycle after PWM2.

If PWM3 is connected to VCC, two channel operation is selected and the PWM2 pulse terminates $1 / 2$ of a cycle after the PWM1 pulse terminates.

Once a PWM pulse transitions low, it is held low for a minimum of $1 / 3$ cycle. This forced off time is required to ensure an accurate current sample. Current sensing is described in the next section. After the forced off time expires, the PWM output is enabled. The PWM output state is driven by the position of the error amplifier output signal, $\mathrm{V}_{\mathrm{COMP}}$, minus the current correction signal relative to the sawtooth ramp as illustrated in Figure 6. When the modified $\mathrm{V}_{\text {COMP }}$ voltage crosses the sawtooth ramp, the PWM output transitions high. The MOSFET driver detects the change in state of the PWM signal and turns off the synchronous MOSFET and turns on the upper MOSFET. The PWM signal will remain high until the pulse termination signal marks the beginning of the next cycle by triggering the PWM signal low.

## Current Sampling

During the forced off-time, following a PWM transition low, the current-sense amplifier uses the ISEN inputs to reproduce a signal proportional to the inductor current, $\mathrm{I}_{\mathrm{L}}$. No matter which current-sense method is employed, the sense current (ISEN) is simply a scaled version of the inductor current. The sample window opens exactly $1 / 6$ of the switching period, $\mathrm{t}_{\mathrm{SW}}$, after the PWM transitions low. The sample window then stays open for a fixed amount of time, $\mathrm{t}_{\text {SAMPLE }}$, and is equal to $1 / 6$ of the switching period, $\mathrm{t}_{\text {SW }}$ as illustrated in Figure 3.

$$
\begin{equation*}
t_{S A M P L E}=\frac{t_{S W}}{6}=\frac{1}{6 \cdot f_{S W}} \tag{EQ.3}
\end{equation*}
$$

The sampled current, at the end of the tSAMPLE, is proportional to the inductor current and is held until the next switching period sample. The sampled current is used for current balance, load-line regulation, and overcurrent protection.


FIGURE 3. SAMPLE AND HOLD TIMING

## Current Sensing

The ISL6565A supports MOSFET $r_{\text {DS }}(O N)$ current sensing, while the ISL6565B supports inductor DCR current sensing. The internal circuitry, shown in Figures 4 and 5, represent channel n of an N -channel converter. This circuitry is repeated for each channel in the converter, but may not be active depending on the status of the PWM3 pin, as described in the PWM Operation section.

## MOSFET $r_{\text {DS(ON) }}$ SENSING (ISL6565A ONLY)

The ISL6565A senses the channel load current by sampling the voltage across the lower MOSFET $r_{\text {DS(ON) }}$, as shown in Figure 4. A ground-referenced operational amplifier, internal to the ISL6565A, is connected to the PHASE node through a resistor, $R_{\text {ISEN }}$. The voltage across $R_{\text {ISEN }}$ is equivalent to the voltage drop across the $r_{\mathrm{DS}}(\mathrm{ON})$ of the lower MOSFET while it is conducting. The resulting current into the ISEN pin is proportional to the channel current, $\mathrm{I}_{\mathrm{L}}$. The ISEN current is sampled and held as described in the Current Sampling section. From Figure 4, the following equation for $I_{n}$ is derived where $I_{L}$ is the channel current.
$I_{n}=I_{L} \frac{r_{\text {DSS(ON })}}{R_{\text {ISEN }}}$


FIGURE 4. ISL6565A INTERNAL AND EXTERNAL CURRENTSENSING CIRCUITRY

## INDUCTOR DCR SENSING (ISL6565B ONLY)

Inductor windings have a characteristic distributed resistance or DCR (Direct Current Resistance). For simplicity, the inductor DCR is considered as a separate lumped quantity, as shown in Figure 5. The channel current $\mathrm{I}_{\mathrm{L}}$, flowing through the inductor, passes through the DCR. Equation 5 shows the s-domain equivalent voltage, $\mathrm{V}_{\mathrm{L}}$, across the inductor.

$$
\begin{equation*}
V_{L}(s)=I_{L} \cdot(s \cdot L+D C R) \tag{EQ.5}
\end{equation*}
$$

A simple R-C network across the inductor ( $R_{1}$ and $C$ ) extracts the DCR voltage, as shown in Figure 5. The voltage across the sense capacitor, $\mathrm{V}_{\mathrm{C}}$, can be shown to be proportional to the channel current $\mathrm{I}_{\mathrm{L}}$, shown in Equation 6.
$\mathrm{V}_{\mathrm{C}}(\mathrm{s})=\frac{\left(\frac{\mathrm{s} \cdot \mathrm{L}}{\mathrm{DCR}}+1\right)}{\left(\mathrm{s} \cdot \mathrm{R}_{1} \cdot \mathrm{C}+1\right)} \cdot \mathrm{DCR} \cdot \mathrm{I}_{\mathrm{L}}$
In some cases it may be necessary to use a resistor divider R-C network to sense the current through the inductor. This can be accomplished by placing a second resistor, $\mathrm{R}_{2}$, across the sense capacitor. In these cases the voltage across the sense capacitor, $\mathrm{V}_{\mathrm{C}}$, becomes proportional to the channel current $\mathrm{I}_{\mathrm{L}}$, and the resistor divider ratio, K .
$V_{C}(s)=\frac{\left(\frac{s \cdot L}{D C R}+1\right)}{\left(s \cdot \frac{\left(R_{1} \cdot R_{2}\right)}{R_{1}+R_{2}} \cdot C+1\right)} \cdot K \cdot D C R \cdot I_{L}$
$K=\frac{R_{2}}{R_{2}+R_{1}}$

If the R-C network components are selected such that the RC time constant matches the inductor L/DCR time constant, then $\mathrm{V}_{\mathrm{C}}$ is equal to the voltage drop across the DCR multiplied by the ratio of the resistor divider, K . If a resistor divider is not being used, the value for $K$ is 1 .


FIGURE 5. DCR SENSING CONFIGURATION

The capacitor voltage $\mathrm{V}_{\mathrm{C}}$, is then replicated across the sense resistor $R_{\text {ISEN }}$. The regulator should have only one RISEN resistor connected from the $\mathrm{V}_{\text {OUT }}$ plane to the ICOMMON pin. The current through $\mathrm{R}_{\text {ISEN }}$ is proportional to the inductor current. Equation 9 shows that the proportion between the channel current and the sensed current (ISEN) is driven by the value of the sense resistor chosen, the resistor divider ratio, and the DCR of the inductor.

$$
\begin{equation*}
I_{n}=K \cdot I_{L} \cdot \frac{D C R}{R_{\text {ISEN }}} \tag{EQ.9}
\end{equation*}
$$

## Channel-Current Balance

The sampled currents, $I_{n}$, from each active channel are summed together and divided by the number of active channels. The resulting cycle average current, IAVG, provides a measure of the total load-current demand on the converter during each switching cycle. Channel-current balance is achieved by comparing the sampled current of each channel to the cycle average current, and making the proper adjustment to each channel pulse width based on the error. Intersil's patented current-balance method is illustrated in Figure 6, with error correction for channel 1 represented. In the figure, the cycle average current combines with the channel 1 sample, $l_{1}$, to create an error signal $I_{E R}$.

The filtered error signal modifies the pulse width commanded by $\mathrm{V}_{\text {COMP }}$ to correct any unbalance and force ${ }^{\mathrm{E} R}$ toward zero. The same method for error signal correction is applied to each active channel.


NOTE: *CHANNEL 3 IS OPTIONAL.

FIGURE 6. CHANNEL-1 PWM FUNCTION AND CURRENTBALANCE ADJUSTMENT

Channel-current balance is essential in realizing the thermal advantage of multi-phase operation. The heat generated in conversion is dissipated over multiple devices and a large area. The designer avoids the complexity of driving multiple parallel MOSFETs, and the expense of using heat sinks and non-standard magnetic materials.

## Voltage Regulation

The integrating compensation network shown in Figure 7 insures that the steady-state error in the output voltage is limited only to the error in the reference voltage (output of the DAC) and offset errors in the OFS current source, remote-sense and error amplifiers. Intersil specifies the guaranteed tolerance of the ISL6565A, ISL6565B to include the combined tolerances of each of these elements.

The output of the error amplifier, $\mathrm{V}_{\mathrm{COMP}}$, is compared to the sawtooth waveform to generate the PWM signals. The PWM signals control the timing of the Intersil MOSFET drivers and regulate the converter output to the specified reference voltage. The internal and external circuitry that controls voltage regulation is illustrated in Figure 7.
The ISL6565 incorporates an internal differential remotesense amplifier in the feedback path. The amplifier removes the voltage error encountered when measuring the output voltage relative to the controller ground reference point resulting in a more accurate means of sensing output voltage. Connect the microprocessor sense pins to the noninverting input, VSEN, and inverting input, RGND, of the remote-sense amplifier. The remote-sense output, $V_{\text {DIFF, }}$ is connected to the inverting input of the error amplifier through an external resistor.


FIGURE 7. OUTPUT VOLTAGE AND LOAD-LINE REGULATION WITH OFFSET ADUJUSTMENT

A digital to analog converter (DAC) generates a reference voltage based on the state of logic signals at pins VID4 through VID12.5. The DAC decodes the 6-bit logic signal (VID) into one of the discrete voltages shown in Table 1. Each VID input offers a $20 \mu \mathrm{~A}$ pull-up to an internal 2.5 V source for use with open-drain outputs. The pull-up current diminishes to zero above the logic threshold to protect voltage-sensitive output devices. External pull-up resistors can augment the pull-up current sources in case leakage into the driving device is greater than $20 \mu \mathrm{~A}$.

TABLE 1. VOLTAGE IDENTIFICATION (VID) CODES

| VID4 | VID3 | VID2 | VID1 | VIDO | VID12.5 | VDAC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 1 | 0 | 0 | 0.8375V |
| 0 | 1 | 0 | 0 | 1 | 1 | 0.8500 V |
| 0 | 1 | 0 | 0 | 1 | 0 | 0.8625 V |
| 0 | 1 | 0 | 0 | 0 | 1 | 0.8750 V |
| 0 | 1 | 0 | 0 | 0 | 0 | 0.8875 V |
| 0 | 0 | 1 | 1 | 1 | 1 | 0.9000 V |
| 0 | 0 | 1 | 1 | 1 | 0 | 0.9125 V |
| 0 | 0 | 1 | 1 | 0 | 1 | 0.9250 V |
| 0 | 0 | 1 | 1 | 0 | 0 | 0.9375 V |
| 0 | 0 | 1 | 0 | 1 | 1 | 0.9500 V |
| 0 | 0 | 1 | 0 | 1 | 0 | 0.9625 V |
| 0 | 0 | 1 | 0 | 0 | 1 | 0.975V0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0.9875V |
| 0 | 0 | 0 | 1 | 1 | 1 | 1.0000 V |
| 0 | 0 | 0 | 1 | 1 | 0 | 1.0125 V |
| 0 | 0 | 0 | 1 | 0 | 1 | 1.0250 v |
| 0 | 0 | 0 | 1 | 0 | 0 | 1.0375 V |
| 0 | 0 | 0 | 0 | 1 | 1 | 1.0500 V |
| 0 | 0 | 0 | 0 | 1 | 0 | 1.0625 V |
| 0 | 0 | 0 | 0 | 0 | 1 | 1.0750 V |
| 0 | 0 | 0 | 0 | 0 | 0 | 1.0875 V |
| 1 | 1 | 1 | 1 | 1 | 1 | OFF |
| 1 | 1 | 1 | 1 | 1 | 0 | OFF |
| 1 | 1 | 1 | 1 | 0 | 1 | 1.1000 V |
| 1 | 1 | 1 | 1 | 0 | 0 | 1.1125 V |
| 1 | 1 | 1 | 0 | 1 | 1 | 1.1250 V |
| 1 | 1 | 1 | 0 | 1 | 0 | 1.1375V |
| 1 | 1 | 1 | 0 | 0 | 1 | 1.1500 V |
| 1 | 1 | 1 | 0 | 0 | 0 | 1.1625 V |
| 1 | 1 | 0 | 1 | 1 | 1 | 1.1750 V |
| 1 | 1 | 0 | 1 | 1 | 0 | 1.1875 V |
| 1 | 1 | 0 | 1 | 0 | 1 | 1.2000 V |
| 1 | 1 | 0 | 1 | 0 | 0 | 1.2125 V |
| 1 | 1 | 0 | 0 | 1 | 1 | 1.2250 V |
| 1 | 1 | 0 | 0 | 1 | 0 | 1.2475 V |
| 1 | 1 | 0 | 0 | 0 | 1 | 1.2500 V |
| 1 | 1 | 0 | 0 | 0 | 0 | 1.2625 V |
| 1 | 0 | 1 | 1 | 1 | 1 | 1.2750 V |
| 1 | 0 | 1 | 1 | 1 | 0 | 1.2875 V |

TABLE 1. VOLTAGE IDENTIFICATION (VID) CODES (Continued)

| VID4 | VID3 | VID2 | VID1 | VIDO | VID12.5 | VDAC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 1 | 1 | 0 | 1 | 1.3000 V |
| 1 | 0 | 1 | 1 | 0 | 0 | 1.3125 V |
| 1 | 0 | 1 | 0 | 1 | 1 | 1.3250 V |
| 1 | 0 | 1 | 0 | 1 | 0 | 1.3375 V |
| 1 | 0 | 1 | 0 | 0 | 1 | 1.3500 V |
| 1 | 0 | 1 | 0 | 0 | 0 | 1.3625 V |
| 1 | 0 | 0 | 1 | 1 | 1 | 1.3750V |
| 1 | 0 | 0 | 1 | 1 | 0 | 1.3875 V |
| 1 | 0 | 0 | 1 | 0 | 1 | 1.4000 V |
| 1 | 0 | 0 | 1 | 0 | 0 | 1.4125 V |
| 1 | 0 | 0 | 0 | 1 | 1 | 1.4250V |
| 1 | 0 | 0 | 0 | 1 | 0 | 1.4375 V |
| 1 | 0 | 0 | 0 | 0 | 1 | 1.4500 V |
| 1 | 0 | 0 | 0 | 0 | 0 | 1.4625 V |
| 0 | 1 | 1 | 1 | 1 | 1 | 1.4750V |
| 0 | 1 | 1 | 1 | 1 | 0 | 1.4875 V |
| 0 | 1 | 1 | 1 | 0 | 1 | 1.5000 V |
| 0 | 1 | 1 | 1 | 0 | 0 | 1.5125 V |
| 0 | 1 | 1 | 0 | 1 | 1 | 1.5250 V |
| 0 | 1 | 1 | 0 | 1 | 0 | 1.5375 V |
| 0 | 1 | 1 | 0 | 0 | 1 | 1.5500 V |
| 0 | 1 | 1 | 0 | 0 | 0 | 1.5625 V |
| 0 | 1 | 0 | 1 | 1 | 1 | 1.5750 V |
| 0 | 1 | 0 | 1 | 1 | 0 | 1.5875 V |
| 0 | 1 | 0 | 1 | 0 | 1 | 1.600 V |

## Load-Line Regulation

Some microprocessor manufacturers require a preciselycontrolled output impedance. This dependence of output voltage on load current is often termed "droop" or "load line" regulation.

As shown in Figure 7, a current proportional to the average current in all active channels, $\mathrm{I}_{\mathrm{AVG}}$, flows from FB through a load-line regulation resistor, $\mathrm{R}_{\mathrm{FB}}$. The resulting voltage drop across $R_{F B}$ is proportional to the output current, effectively creating an output voltage droop with a steady-state value defined as:
$V_{\text {DROOP }}=I_{A V G} R_{F B}$
In most cases, each channel uses the same component values to sense current. If this is the case you can derive a more complete equation for $V_{\text {DROOP }}$ for each current sense method being used.
$V_{\text {DROOP }}=\frac{I_{O U T}}{N} \frac{r_{\text {DS(ON }}}{R_{\text {ISEN }}} R_{\text {FB }}$
$r_{\text {DS(ON) }}$ SENSING (ISL6565A ONLY)
$V_{\text {DROOP }}=\frac{I_{O U T}}{N} \cdot K \cdot \frac{D C R}{R_{\text {ISEN }}} R_{\text {FB }} \quad \begin{aligned} & \text { DCR SENSING } \\ & \text { (ISL6565B ONLY) }\end{aligned}$
(EQ. 11)

## Output-Voltage Offset Programming

The ISL6565A, ISL6565B allows the designer to accurately adjust the offset voltage by connecting a resistor, R ${ }_{\text {OFS }}$, from the OFS pin to VCC or GND. When ROFS is connected between OFS and VCC, the voltage across it is regulated to 2.0 V . This causes a proportional current (lofs) to flow into the OFS pin and out of the FB pin. If $\mathrm{R}_{\mathrm{OFS}}$ is connected to ground, the voltage across it is regulated to 0.5 V , and $\mathrm{I}_{\mathrm{OFS}}$ flows into the FB pin and out of the OFS pin. The offset current flowing through the resistor between VDIFF and FB will generate the desired offset voltage which is equal to the product (lofs $\times \mathrm{R}_{\mathrm{FB}}$ ). These functions are shown in Figures 8 and 9.

Once the desired output offset voltage has been determined, use the following formulas to set $\mathrm{R}_{\mathrm{OFS}}$ :
For Positive Offset (connect ROFS to GND):
$\mathrm{R}_{\mathrm{OFS}}=\frac{0.5 \times \mathrm{R}_{\mathrm{FB}}}{\mathrm{V}_{\text {OFFSET }}}$
For Negative Offset (connect RoFs to VCC):
$R_{\text {OFS }}=\frac{2 \times R_{\text {FB }}}{V_{\text {OFFSET }}}$
(EQ. 14)


FIGURE 9. NEGATIVE OFFSET OUTPUT VOLTAGE
PROGRAMMING

## Dynamic VID

Modern microprocessors need to make changes to their core voltage as part of normal operation. They direct the corevoltage regulator to do this by making changes to the VID inputs. The core-voltage regulator is required to monitor the DAC inputs and respond to on-the-fly VID changes in a controlled manner supervising a safe output voltage transition without discontinuity or disruption.

The ISL6565A, ISL6565B checks the VID inputs six times every switching cycle. If the VID code is found to have changed, the controller waits half of a complete cycle before executing a 12.5 mV change. If during the half-cycle wait period, the difference between the DAC level and the new VID code changes sign, no change is made. If the VID code is more than 1 bit higher or lower than the DAC (not recommended), the controller will execute 12.5 mV changes six times per cycle until VID and DAC are equal. It is important to carefully control the rate of VID stepping in 1-bit increments.

In order to ensure the smooth transition of output voltage during VID change, a VID step change smoothing network is required for an ISL6565A, ISL6565B based voltage regulator. This network is composed of a $1 \mathrm{k} \Omega$ internal resistor between the output of DAC and the capacitor $C_{\text {REF }}$, between the REF pin and ground. The selection of $C_{\text {REF }}$ is based on the time duration for 1 bit VID change and the allowable delay time.

Assuming the microprocessor controls the VID change at 1 bit every $T_{\text {VID }}$, the relationship between C $_{\text {REF }}$ and $T_{\text {VID }}$ is given by Equation 15.
$\mathrm{C}_{\text {REF }}=0.004 \mathrm{X} \mathrm{T}_{\mathrm{VID}}$
As an example, for a VID step change rate of $5 \mu$ s per bit, the value of $C_{\text {REF }}$ is 22 nF based on Equation 15.

## Temperature Compensation

MOSFET $r_{\text {DS(ON) }}$ and inductor DCR are both susceptible to changes in value due to temperature. Since output voltage positioning is derived from the channel current sensed across these two elements, any variation in resistance results in a corresponding error in the output voltage.
The temperature coefficient, $\alpha$, of the $r_{\mathrm{DS}}(\mathrm{ON})$ or DCR is the parameter that determines how much the resistance varies with temperature. As temperature increases above ambient, the average sensed current, $\mathrm{I}_{\mathrm{AVG}}$, changes in proportion to the temperature coefficient and temperature rise as shown in Equation 16.
$\mathrm{I}_{\mathrm{AVG}}=\mathrm{I}_{\mathrm{AVG}\left(\mathrm{T}_{\mathrm{AMBIENT}}\right)} \cdot\left[1+\alpha\left(\mathrm{T}-\mathrm{T}_{\mathrm{AMBIENT}}\right)\right]$
(EQ. 16)

With this resulting error, $\mathrm{I}_{\text {AVG }}$ can now be described as the sum of two parts, the average sensed current at ambient temperature and the resulting error current, IERR, due to the temperature rise.
$\mathrm{I}_{\operatorname{ERR}(\mathrm{T})}=\mathrm{I}_{\mathrm{AVG}\left(\mathrm{T}_{\mathrm{AMBIENT}}\right)} \cdot \alpha \cdot\left(\mathrm{T}-\mathrm{T}_{\mathrm{AMBIENT}}\right)$
(EQ. 17)

In order to compensate for this error current, the ISL6565A, ISL6565B includes a temperature compensation circuit that injects a current, I $\mathrm{I}_{\mathrm{TCOMP}}$, into the FB pin. This current is
created by pushing the average sense current through a selectable external resistor, $\mathrm{R}_{\text {TCOMP. }}$


FIGURE 10. TEMPERATURE COMPENSATION CIRCUITRY
As shown in Figure 10, the voltage drop developed across $\mathrm{R}_{\mathrm{TCOMP}}$ is then sensed and multiplied by a known gain, $\mathrm{K}_{\mathrm{TC}}$, which is determined by the internal IC temperature. This gain creates the temperature compensation current, $I_{\text {TCOMP, }}$ that is injected into the FB pin.
$\mathrm{I}_{\mathrm{TCOMP}}=\mathrm{K}_{\mathrm{TC}} \cdot(\mathrm{T}-25) \cdot \mathrm{I}_{\mathrm{AVG}} \cdot \mathrm{R}_{\mathrm{TCOMP}}$
Select $R_{\text {TCOMP }}$ such that $I_{\text {TCOMP }}$ equals $I_{E R R}$ over the entire range of operating temperature. The resulting droop current accurately represents the load current; achieving a linear, temperature-independant load line.

## Initialization

Prior to initialization, proper conditions must exist on the enable inputs and VCC. When the conditions are met, the controller begins soft-start. Once the output voltage is within the proper window of operation, the controller asserts PGOOD.

## Enable and Disable

While in shutdown mode, the PWM outputs are held in a high-impedance state to assure the drivers remain off. The following input conditions must be met before the ISL6565A, ISL6565B is released from shutdown mode.

1. The bias voltage applied at VCC must reach the internal power-on reset (POR) rising threshold. Once this threshold is reached, proper operation of all aspects of the ISL6565A, ISL6565B is guaranteed. Hysteresis between the rising and falling thresholds assure that once enabled, the ISL6565A, ISL6565B will not inadvertently turn off unless the bias voltage drops substantially (see Electrical Specifications).


FIGURE 11. POWER SEQUENCING USING THRESHOLDSENSITIVE ENABLE (EN) FUNCTION
2. The voltage on EN must be above 1.31 V . The EN input allows for power sequencing between the controller bias voltage and another voltage rail. The enable comparator holds the ISL6565A, ISL6565B in shutdown until the voltage at EN rises above 1.31 V . The enable comparator has about 100 mV of hysteresis to prevent bounce. It is important that the driver ICs reach their POR level before the ISL6565A, ISL6565B becomes enabled. The schematic in Figure 11 demonstrates sequencing the ISL6565A, ISL6565B with the HIP660X family of Intersil MOSFET drivers, which require 12 V bias.
3. The voltage on ENLL must be logic high to enable the controller. This pin is typically connected to the VID_PGOOD.
4. The VID code must not be 111111 or 111110 . These codes signal the controller that no load is present. The controller will enter shut-down mode after receiving either of these codes and will execute soft-start upon receiving any other code. These codes can be used to enable or disable the controller but it is not recommended. After receiving one of these codes, the controller executes a 2-cycle delay before changing the overvoltage trip level to the shutdown level and disabling PWM. Overvoltage shutdown cannot be reset using one of these codes.
When each of these conditions is true, the controller immediately begins the soft-start sequence.

## Soft-Start

During soft-start, the DAC voltage ramps linearly from zero to the programmed VID level. The PWM signals remain in the high-impedance state until the controller detects that the ramping DAC level has reached the output-voltage level. This protects the system against the large, negative inductor currents that would otherwise occur when starting with a pre-
existing charge on the output as the controller attempted to regulate to 0 V at the beginning of the soft-start cycle. The soft-start time, tsS, begins with a delay period equal to 64 switching cycles followed by a linear ramp with a rate determined by the switching period, $1 / \mathrm{f}$ SW.
$\mathrm{t}_{\mathrm{SS}}=\frac{64+1280 \cdot \text { VID }}{\mathrm{f}_{S W}}$
For example, a regulator with a 250 kHz switching frequency, having VID set to 1.35 V , has tsS equal to 6.912 ms .

A 100 mV offset exists on the remote-sense amplifier at the beginning of soft-start and ramps to zero during the first 640 cycles of soft-start (704 cycles following enable). This prevents the large inrush current that would otherwise occur should the output voltage start out with a slight negative bias.
During the first 640 cycles of soft-start ( 704 cycles following enable) the DAC voltage increments the reference in 25 mV steps. The remainder of soft-start sees the DAC ramping with 12.5 mV steps.


FIGURE 12. SOFT-START WAVEFORMS WITH AN UN-BIASED OUTPUT. FSW $=500 \mathrm{kHz}$

## Fault Monitoring and Protection

The ISL6565A, ISL6565B actively monitors output voltage and current to detect fault conditions. Fault monitors trigger protective measures to prevent damage to a microprocessor load. One common power good indicator is provided for linking to external system monitors. The schematic in Figure 13 outlines the interaction between the fault monitors and the power good signal.


FIGURE 13. POWER GOOD AND PROTECTION CIRCUITRY

## Power Good Signal

The power good pin (PGOOD) is an open-drain logic output that transitions high when the converter is operating after soft-start. PGOOD pulls low during shutdown and releases high after a successful soft-start. PGOOD only transitions low when an undervoltage condition is detected or the controller is disabled by a reset from EN, ENLL, POR, or one of the no-CPU VID codes. After an undervoltage event, PGOOD will return high unless the controller has been disabled. PGOOD does not automatically transition low upon detection of an overvoltage condition.

## Undervoltage Detection

The undervoltage threshold is set at $75 \%$ of the VID code. When the output voltage at VSEN is below the undervoltage threshold, PGOOD gets pulled low. No other action is taken by the controller.

## Overvoltage Protection

When VCC is above 1.4 V , but otherwise not valid as defined under Power on Reset in Electrical Specifications, the overvoltage trip circuit is active using auxiliary circuitry. In this state, an overvoltage trip occurs if the voltage at VSEN exceeds 1.8 V .

With valid VCC, the overvoltage circuit is sensitive to the voltage at VDIFF. In this state, the trip level is 1.7 V prior to valid enable conditions being met as described in Enable and Disable. The only exception to this is when the IC has been disabled by an overvoltage trip. In that case the overvoltage trip point is VID plus 200 mV . During soft-start, the overvoltage trip level is the higher of 1.7 V or VID plus 200 mV . Upon successful soft-start, the overvoltage trip level is 200 mV above VID. Two actions are taken by the

ISL6565A, ISL6565B to protect the microprocessor load when an overvoltage condition occurs.

At the inception of an overvoltage event, all PWM outputs are commanded low until the voltage at VSEN falls below 0.6 V with valid VCC or 1.5 V otherwise. This causes the Intersil drivers to turn on the lower MOSFETs and pull the output voltage below a level that might cause damage to the load. The PWM outputs remain low until VDIFF falls to the programmed DAC level at which time they enter a highimpedance state. The Intersil drivers respond to the highimpedance input by turning off both upper and lower MOSFETs. If the overvoltage condition reoccurs, the ISL6565A, ISL6565B will again command the lower MOSFETs to turn on. The ISL6565A, ISL6565B will continue to protect the load in this fashion as long as the overvoltage condition recurs.

Simultaneous to the protective action of the PWM outputs, the OVP pin pulls to VCC delivering up to 100 mA to the gate of a crowbar MOSFET or SCR placed either on the input rail or the output rail. Turning on the MOSFET or SCR collapses the power rail and causes a fuse placed further up stream to blow. The fuse must be sized such that the MOSFET or SCR will not overheat before the fuse blows. The OVP pin is tolerant to 12V (see Absolute Maximum Ratings), so an external resistor pull up can be used to augment the driving capability. If using a pull up resistor in conjunction with the internal overvoltage protection function, care must be taken to avoid nuisance trips that could occur when VCC is below 2 V . In that case, the controller is incapable of holding OVP low.

Once an overvoltage condition is detected, normal PWM operation ceases until the ISL6565A, ISL6565B is reset. Cycling the voltage on EN, ENLL, or VCC below the PORfalling threshold will reset the controller. Cycling the VID codes will not reset the controller.

## Overcurrent Protection

ISL6565A, ISL6565B has two levels of overcurrent protection. Each phase is protected from a sustained overcurrent condition on a delayed basis, while the combined phase currents are protected on an instantaneous basis.

In instantaneous protection mode, the ISL6565A, ISL6565B takes advantage of the proportionality between the load current and the average current, $\mathrm{I}_{\mathrm{AVG}}$, to detect an overcurrent condition. See the Channel-Current Balance section for more detail on how the average current is measured. The average current is continually compared with a constant $110 \mu \mathrm{~A}$ reference current as shown in Figure 6. Once the average current exceeds the reference current, a comparator triggers the converter to shutdown.

In individual overcurrent protection mode, the ISL6565A, ISL6565B continuously compares the current of each channel with the same $110 \mu \mathrm{~A}$ reference current. If any channel current exceeds the reference current continuously for eight
consecutive cycles, the comparator triggers the converter to shutdown.

At the beginning of overcurrent shutdown, the controller places all PWM signals in a high-impedance state commanding the Intersil MOSFET driver ICs to turn off both upper and lower MOSFETs. The system remains in this state for a period of 4096 switching cycles. If the controller is still enabled at the end of this wait period, it will attempt a softstart (as shown in Figure 14). If the fault remains, the tripretry cycles will continue indefinitely until either the controller is disabled or the fault is cleared. Note that the energy delivered during trip-retry cycling is much less than during full-load operation, so there is no thermal hazard.


FIGURE 14. OVERCURRENT BEHAVIOR IN HICCUP MODE $\mathrm{F}_{\mathrm{SW}}=500 \mathrm{kHz}$

## General Design Guide

This design guide is intended to provide a high-level explanation of the steps necessary to create a multi-phase power converter. It is assumed that the reader is familiar with many of the basic skills and techniques referenced below. In addition to this guide, Intersil provides complete reference designs that include schematics, bills of materials, and example board layouts for all common microprocessor applications.

## Power Stages

The first step in designing a multi-phase converter is to determine the number of phases. This determination depends heavily on the cost analysis which in turn depends on system constraints that differ from one design to the next. Principally, the designer will be concerned with whether components can be mounted on both sides of the circuit board, whether through-hole components are permitted, the total board space available for power-supply circuitry, and the maximum amount of load current. Generally speaking, the most economical solutions are those in which each phase handles between 25A and 30A. All surface-mount designs will tend toward the lower end of this current range.

If through-hole MOSFETs and inductors can be used, higher per-phase currents are possible. In cases where board space is the limiting constraint, current can be pushed as high as 40A per phase, but these designs require heat sinks and forced air to cool the MOSFETs, inductors and heatdissipating surfaces.

## MOSFETS

The choice of MOSFETs depends on the current each MOSFET will be required to conduct, the switching frequency, the capability of the MOSFETs to dissipate heat, and the availability and nature of heat sinking and air flow.

## LOWER MOSFET POWER CALCULATION

The calculation for power loss in the lower MOSFET is simple, since virtually all of the loss in the lower MOSFET is due to current conducted through the channel resistance ( $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ ). In Equation $20, \mathrm{I}_{\mathrm{M}}$ is the maximum continuous output current, $\mathrm{I}_{\mathrm{PP}}$ is the peak-to-peak inductor current (see Equation 1 ), and $d$ is the duty cycle $\left(\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\text {IN }}\right)$.
$P_{L O W, 1}=r_{D S(O N)}\left[\left(\frac{I_{M}}{N}\right)^{2}(1-d)+\frac{I_{L, P P}(1-d)}{12}\right]$
An additional term can be added to the lower-MOSFET loss equation to account for additional loss accrued during the dead time when inductor current is flowing through the lower-MOSFET body diode. This term is dependent on the diode forward voltage at $\mathrm{I}_{\mathrm{M}}, \mathrm{V}_{\mathrm{D}(\mathrm{ON})}$, the switching frequency, $f_{S}$, and the length of dead times, $t_{d 1}$ and $t_{d 2}$, at the beginning and the end of the lower-MOSFET conduction interval respectively.

$$
\begin{equation*}
P_{\text {LOW, 2 }}=V_{D(O N)} f_{S}\left[\left(\frac{I_{M}}{N}+\frac{I_{\mathrm{PP}}}{2}\right) \mathrm{t}_{\mathrm{d} 1}+\left(\frac{I_{\mathrm{M}}}{N}-\frac{I_{\mathrm{PP}}}{2}\right) \mathrm{t}_{\mathrm{d} 2}\right] \tag{EQ.21}
\end{equation*}
$$

The total maximum power dissipated in each lower MOSFET is approximated by the summation of $\mathrm{P}_{\text {LOW, }} 1$ and $\mathrm{PLOW}_{\text {LO }}$.

## UPPER MOSFET POWER CALCULATION

In addition to $r_{\mathrm{DS}(\mathrm{ON})}$ losses, a large portion of the upperMOSFET losses are due to currents conducted across the input voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) during switching. Since a substantially higher portion of the upper-MOSFET losses are dependent on switching frequency, the power calculation is more complex. Upper MOSFET losses can be divided into separate components involving the upper-MOSFET switching times, the lower-MOSFET body-diode reverserecovery charge, $\mathrm{Q}_{\mathrm{rr}}$, and the upper MOSFET $\mathrm{r}_{\mathrm{DS}}(\mathrm{ON})$ conduction loss.

When the upper MOSFET turns off, the lower MOSFET does not conduct any portion of the inductor current until the voltage at the phase node falls below ground. Once the lower MOSFET begins conducting, the current in the upper MOSFET falls to zero as the current in the lower MOSFET ramps up to assume the full inductor current. In Equation 22,
the required time for this commutation is $\mathrm{t}_{1}$ and the approximated associated power loss is PUP,1.

$$
\begin{equation*}
\mathrm{P}_{\mathrm{UP}, 1} \approx \mathrm{~V}_{\mathrm{IN}}\left(\frac{\mathrm{I}_{\mathrm{M}}}{\mathrm{~N}}+\frac{\mathrm{I}_{\mathrm{PP}}}{2}\right)\left(\frac{\mathrm{t}_{1}}{2}\right) \mathrm{f}_{\mathrm{S}} \tag{EQ.22}
\end{equation*}
$$

At turn on, the upper MOSFET begins to conduct and this transition occurs over a time $\mathrm{t}_{2}$. In Equation 23, the approximate power loss is PUP,2.

$$
\begin{equation*}
P_{U P, 2} \approx V_{I N}\left(\frac{I_{M}}{N}-\frac{I_{\mathrm{PP}}}{2}\right)\left(\frac{t_{2}}{2}\right) f_{S} \tag{EQ.23}
\end{equation*}
$$

A third component involves the lower MOSFET's reverserecovery charge, $Q_{r r}$. Since the inductor current has fully commutated to the upper MOSFET before the lowerMOSFET's body diode can recover all of $Q_{r r}$, it is conducted through the upper MOSFET across VIN. The power dissipated as a result is PUP,3.
$P_{U P, 3}=V_{I N} Q_{r r} f_{S}$
Finally, the resistive part of the upper MOSFETs is given in Equation 25 as Pup,4.
$\mathrm{P}_{\mathrm{UP}, 4} \approx \mathrm{r}_{\mathrm{DS}(\mathrm{ON})}\left[\left(\frac{\mathrm{I}_{\mathrm{M}}}{\mathrm{N}}\right)^{2} \mathrm{~d}+\frac{\mathrm{I}_{\mathrm{PP}}{ }^{2}}{12}\right]$
The total power dissipated by the upper MOSFET at full load can now be approximated as the summation of the results from Equations 22, 23, 24 and 25 . Since the power equations depend on MOSFET parameters, choosing the correct MOSFETs can be an iterative process involving repetitive solutions to the loss equations for different MOSFETs and different switching frequencies.

## Current Sensing Component Selection

The ISL6565A supports MOSFET $r_{\text {DS(ON) }}$ current sensing, while the ISL6565B uses inductor DCR current sensing. The procedures for choosing the components for each method of current sensing are very different and are described in the next two sections.

## MOSFET $r_{\text {DS(ON) }}$ SENSING (ISL6565A ONLY)

The ISL6565A senses the channel load current by sampling the voltage across the lower MOSFET $r_{\text {DS(ON) }}$, as shown in Figure 15. The ISEN pins are denoted ISEN1, ISEN2, and ISEN3. The resistors connected between these pins and the respective phase nodes determine the gains in the load-line regulation loop and the channel-current balance loop as well as setting the overcurrent trip point.


FIGURE 15. ISL6565A INTERNAL AND EXTERNAL CURRENTSENSING CIRCUITRY

Select values for these resistors based on the room temperature $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ of the lower MOSFETs; the full-load operating current, $\mathrm{I}_{\mathrm{FL}}$; and the number of phases, N using Equation 26.

$$
\begin{equation*}
\mathrm{R}_{\text {ISEN }}=\frac{r_{\mathrm{DS}(\mathrm{ON})}}{70 \times 10^{-6}} \frac{\mathrm{I}_{\mathrm{FL}}}{\mathrm{~N}} \tag{EQ.26}
\end{equation*}
$$

In certain circumstances, it may be necessary to adjust the value of one or more ISEN resistor. When the components of one or more channels are inhibited from effectively dissipating their heat so that the affected channels run hotter than desired, choose new, smaller values of $\mathrm{R}_{\text {ISEN }}$ for the affected phases (see the section entitled Voltage Regulation). Choose $\mathrm{R}_{\text {ISEN, } 2}$ in proportion to the desired decrease in temperature rise in order to cause proportionally less current to flow in the hotter phase.
$\mathrm{R}_{\text {ISEN }, 2}=\mathrm{R}_{\text {ISEN }} \frac{\Delta \mathrm{T}_{2}}{\Delta \mathrm{~T}_{1}}$
In Equation 27, make sure that $\Delta \mathrm{T}_{2}$ is the desired temperature rise above the ambient temperature, and $\Delta \mathrm{T}_{1}$ is the measured temperature rise above the ambient temperature. While a single adjustment according to Equation 27 is usually sufficient, it may occasionally be necessary to adjust $R_{\text {ISEN }}$ two or more times to achieve optimal thermal balance between all channels.

## INDUCTOR DCR SENSING (ISL6565B ONLY)

The ISL6565B senses the channel load current by sampling the voltage across the output inductor DCR, as described in the Current Sensing section. As Figure 16 illustrates, an R-C network across the inductor is required to sense the channel current accurately.


FIGURE 16. DCR SENSING CONFIGURATION
The time constant of this R-C network must match the time constant of the inductor L/DCR. Follow the steps below to choose the component values for this R-C network.

1. Choose an arbitrary value for $C$. The recommended value is $0.01 \mu \mathrm{~F}$.
2. Plug the Inductor $L$ and DCR component values, and the values for $C$ chosen in steps 1, into Equation 28 to calculate your value for $R_{1}$. Do not populate $R_{2}$.

$$
\begin{equation*}
R_{1}=\frac{L}{D C R \cdot C} \tag{EQ.28}
\end{equation*}
$$

Due to errors in the inductance or DCR it may be necessary to adjust the value of $R_{1}$ for each phase to match the time constants correctly.
Once the R-C network components have been chosen, use Equation 29 to calculate the value of $\mathrm{R}_{\text {ISEN. }}$. In Equation 29, DCR is the DCR of the output inductor at room temperature, $\mathrm{I}_{F L}$ is the full load operating current, and $N$ is the number of phases.

$$
\begin{equation*}
\mathrm{R}_{\text {ISEN }}=\frac{\mathrm{DCR} \cdot \mathrm{I}_{\mathrm{FL}}}{70 \times 10^{-6} \cdot \mathrm{~N}} \tag{EQ.29}
\end{equation*}
$$

## Adjusting Phase Currents (ISL6565B Only)

Layout issues in the core-power regulator may cause the currents in each phase to be slightly unbalanced. This problem can be resolved without any changes to the layout or any significant cost increase. The solution requires populating $R_{2}$ in certain phases (as shown in Figure 16) to create a resistor divider ratio, K , for each phase. The time constant of each new resistor divider $R-C$ sense network must match the time constant of the old sense network. Follow the steps
below to choose the component values for the resistor divider R-C network for each phase.

1. Load the regulator to full load and allow the board to heat until the output voltage stabilizes (usually several minutes).
2. Measure the current flowing through each phase, labeling the highest phase current, $\mathrm{I}_{\mathrm{HIGH}}$, and the other, lower phase currents $\mathrm{I}_{\text {LOW }}(1)$ and $\mathrm{I}_{\text {LOW }}(2)$.
3. Individually, plug the values for each low phase current, $\mathrm{I}_{\text {LOW }}(\mathrm{n})$, the highest phase current, $\mathrm{I}_{\mathrm{HIGH}}$, the full load current, I LOAD, and the number of phases, N , into Equation 30 to calculate the resistor divider ratio, $\mathrm{K}_{\mathrm{LOW}}$, for each low phase. (NOTE: The phase with the highest phase current is the reference phase and it will not use a resistor divider network, keeping its resistor divider ratio equal to 1.)

$$
\begin{equation*}
\mathrm{K}_{\mathrm{LOW}}(\mathrm{n})=1+\frac{\mathrm{I}_{\mathrm{LOW}}(\mathrm{n})-\mathrm{I}_{\mathrm{HIGH}}}{\mathrm{I}_{\mathrm{LOAD}} / \mathrm{N}} \tag{EQ.30}
\end{equation*}
$$

4. For each phase, calculate the values for the new R-C network sense resistors, $R_{1 \text {, new }}$ and $R_{2 \text {,new, }}$, by plugging in each phase's new resistor divider ratio, $\mathrm{K}_{\mathrm{LOW}}$, and each phase's present sense resistor $\mathrm{R}_{1}$, into Equations 31 and 32.

$$
\begin{align*}
& \mathrm{R}_{1, \text { new }}(\mathrm{n})=\frac{\mathrm{R}_{1}(\mathrm{n})}{\mathrm{K}_{\mathrm{LOW}}(\mathrm{n})}  \tag{EQ.31}\\
& \mathrm{R}_{2, \text { new }}(\mathrm{n})=\frac{\mathrm{R}_{1}(\mathrm{n})}{1-\mathrm{K}_{\mathrm{Low}}(\mathrm{n})} \tag{EQ.32}
\end{align*}
$$

After calculating the new resistor divider sense resistors, the phases will be balanced. It may be necessary to adjust the $\mathrm{R}_{\text {ISEN }}$ resistor slightly to correct for any changes in the desired ISEN current that results from adding the resistor dividers.

The phase currents might also have to be adjusted if the components of one or more phases are inhibited from effectively dissipating their heat so that the affected phases run hotter than desired. In this case it may be necessary to adjust the resistor divider ratio of one or more of the R-C networks. Doing so adjusts the current through affected phases and can balance the temperatures of each phase. Choose $R_{1 \text {, new }}$ and $R_{2 \text {,new }}$ in relation to the desired change in temperature, as described in Equations 33 and 34, in order to cause less current to flow in the hotter phase.
$R_{1, \text { new }}=R_{1} \frac{\Delta T_{2}}{\Delta T_{1}}$
$\mathrm{R}_{2 \text {,new }}=\frac{\mathrm{R}_{1} \cdot \mathrm{R}_{2}}{\mathrm{R}_{1}+\mathrm{R}_{2} \cdot\left(1-\frac{\Delta \mathrm{T}_{1}}{\Delta \mathrm{~T}_{2}}\right)}$
In Equations 33 and $34, \Delta \mathrm{~T}_{2}$ is the desired temperature rise above the ambient temperature, and $\Delta \mathrm{T}_{1}$ is the measured temperature rise above the ambient temperature. It is
important to note that when using Equations 33 and 34 the resistor divider ratio of the corresponding phase RC network is being changed. In the phase being adjusted, this new ratio, $K_{\text {new }}$ (described in Equation 35), can not exceed 1.0.

$$
\begin{equation*}
\mathrm{K}_{\text {new }}=\mathrm{K} \frac{\Delta \mathrm{~T}_{1}}{\Delta \mathrm{~T}_{2}} \tag{EQ.35}
\end{equation*}
$$

If this occurs, the current in the hot phase cannot be reduced any more. Instead of decreasing the current in the hot phase, the current must be increased in the colder phases. To accomplish this, use Equations 33 and 34 to get the desired temperature rise in the cold phases.

While a single adjustment, according to Equations 33 and 34, is usually sufficient, it may occasionally be necessary to adjust $R_{1}$ and $R_{2}$ in the corresponding channels two or more times to achieve optimal thermal balance between all phases.

## Load-Line Regulation Resistor

The load-line regulation resistor is labeled $R_{F B}$ in Figure 7. Its value depends on the desired full-load droop voltage ( $\mathrm{V}_{\text {DROOP }}$ in Figure 7). Once the ISEN resistor has been chosen, the load-line regulation resistor can be calculated using Equation 36.
$R_{F B}=\frac{V_{\text {DROOP }}}{70 \times 10^{-6}}$

If one or more of the ISEN resistors is adjusted for thermal balance, as in Equation 26, the load-line regulation resistor should be selected according to Equation 37 where $I_{\text {FL }}$ is the full-load operating current and $\mathrm{R}_{\operatorname{ISEN}(\mathrm{n})}$ is the ISEN resistor connected to the $\mathrm{n}^{\text {th }}$ ISEN pin.
$R_{F B}=\frac{V_{D R O O P}}{I_{F L} r_{D S(O N)}} \sum_{n} R_{\text {ISEN(n) }}$

## Temperature Compensation Resistor

By combining Equations 17 and 18 found in the Temperature Compensation section, the value of the TCOMP resistor can be determined using Equation 38.

$$
\begin{equation*}
\mathrm{R}_{\mathrm{TCOMP}}=\frac{\alpha}{\mathrm{K}_{\mathrm{T}} \mathrm{~K}_{\mathrm{TC}}} \tag{EQ.38}
\end{equation*}
$$

In Equation 38, $\mathrm{K}_{\mathrm{T}}$ is the temperature coupling coefficient between the ISL6565A and the closest lower MOSFET, or the ISL6565B and the output inductor. It represents how closely the controller temperature tracks the lower MOSFET or inductor temperature. The value of $\mathrm{K}_{\mathrm{T}}$ is typically between $75 \%$ and $100 \% . \mathrm{K}_{\mathrm{TC}}$ is the temperature dependant transconductance of the internal compensation circuit. Its value is designed as $2 \mu \mathrm{~A} / \mathrm{V} /{ }^{\circ} \mathrm{C}$. The temperature coefficient of MOSFET $r_{\mathrm{DS}(\mathrm{ON})}$ or inductor DCR is given by $\alpha$. This is the ratio of the change in resistance to the change in
temperature. Resistance is normalized to the value at $25^{\circ} \mathrm{C}$ and the value of $\alpha$ is typically between $0.35 \% /{ }^{\circ} \mathrm{C}$ and $0.50 \% /{ }^{\circ} \mathrm{C}$.

According to Equation 38, a voltage regulator with 80\% thermal coupling coefficient between the controller and lower MOSFET and $0.4 \% /{ }^{\circ} \mathrm{C}$ temperature coefficient of MOSFET $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ requires a $2.5 \mathrm{k} \Omega$ TCOMP resistor.
If the exact value for $\mathrm{K}_{\mathrm{T}}$ and $\alpha$ are not known, Equation 38 can give an incorrect value for $\mathrm{R}_{\text {TCOMP }}$. If this is the case, follow the steps below to obtain an accurate value for $R_{\text {TCOMP. }}$ This procedure works by making two output voltage measurements. The first is made by using too much temperature compensation, and the second with too little. Each of the measurements produces an error and a linear interpolation is used to find a TCOMP resistor value to produce zero error. Make all measurements using a digital multimeter accurate to $100 \mu \mathrm{~V}$ or better.

1. Install a $5 k \Omega$ resistor $\left(R_{1}\right)$ for $R_{T C O M P .}$
2. Start the regulator at room temperature and apply full load current. Record the output voltage, $\mathrm{V}_{1}$, immediately after loading the regulator.
3. Allow the board to heat until the output voltage stabilizes (usually several minutes). Record the output voltage, $\mathrm{V}_{2}$.
4. Install a $1 \mathrm{k} \Omega$ resistor $\left(R_{2}\right)$ for $R_{T C O M P}$.
5. Start the regulator at room temperature and apply full load current. Record the output voltage, $\mathrm{V}_{3}$, immediately after loading the regulator.
6. Allow the board to heat until the output voltage stabilizes (usually several minutes). Record the output voltage, $\mathrm{V}_{4}$.
7. Calculate the correct value for $\mathrm{R}_{\mathrm{TCOMP}}$ using Equation 39.
$R_{T C O M P}=R_{1}-\left(R_{1}-R_{2}\right) \frac{\left(V_{2}-V_{1}\right)}{\left(V_{2}-V_{1}\right)+\left(V_{3}-V_{4}\right)}$

## Compensation

The two opposing goals of compensating the voltage regulator are stability and speed.

The load-line regulated converter behaves in a similar manner to a peak-current mode controller because the two poles at the output-filter L-C resonant frequency split with the introduction of current information into the control loop. The final location of these poles is determined by the system function, the gain of the current signal, and the value of the compensation components, $\mathrm{R}_{\mathrm{C}}$ and $\mathrm{C}_{\mathrm{C}}$.


FIGURE 17. COMPENSATION CONFIGURATION FOR LOAD-LINE REGULATED ISL6565A, ISL6565B CIRCUIT

Since the system poles and zero are affected by the values of the components that are meant to compensate them, the solution to the system equation becomes fairly complicated. Fortunately, there is a simple approximation that comes very close to an optimal solution. Treating the system as though it were a voltage-mode regulator, by compensating the L-C poles and the ESR zero of the voltage-mode approximation, yields a solution that is always stable with very close to ideal transient performance.
Select a target bandwidth for the compensated system, $\mathrm{f}_{0}$. The target bandwidth must be large enough to assure adequate transient performance, but smaller than $1 / 3$ of the per-channel switching frequency. The values of the compensation components depend on the relationships of $f_{0}$ to the L-C pole frequency and the ESR zero frequency. For each of the following three, there is a separate set of equations for the compensation components.

Case 1: $\quad \frac{1}{2 \pi \sqrt{L C}}>f_{0}$

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{C}}=\mathrm{R}_{\mathrm{FB}} \frac{2 \pi \mathrm{f}_{\mathrm{o}} \mathrm{~V}_{\mathrm{pp}} \sqrt{\mathrm{LC}}}{0.75 \mathrm{~V}_{\mathrm{IN}}} \\
& \mathrm{C}_{\mathrm{C}}=\frac{0.75 \mathrm{~V}_{\mathrm{IN}}}{2 \pi \mathrm{~V}_{\mathrm{PP}} \mathrm{R}_{\mathrm{FB}} \mathrm{f}_{0}}
\end{aligned}
$$

Case 2:

$$
\begin{aligned}
& \frac{1}{2 \pi \sqrt{L C}} \leq \mathrm{f}_{0}<\frac{1}{2 \pi \mathrm{C}(\mathrm{ESR})} \\
& \mathrm{R}_{\mathrm{C}}=\mathrm{R}_{\mathrm{FB}} \frac{\mathrm{~V}_{\mathrm{PP}}(2 \pi)^{2} \mathrm{f}_{0}^{2} \mathrm{LC}}{0.75 \mathrm{~V}_{\mathrm{IN}}} \\
& \mathrm{C}_{\mathrm{C}}=\frac{0.75 \mathrm{~V}_{\mathrm{IN}}}{(2 \pi)^{2} \mathrm{f}_{0}^{2} \mathrm{~V}_{\mathrm{PP}} \mathrm{R}_{\mathrm{FB}} \sqrt{\mathrm{LC}}}
\end{aligned}
$$

Case 3:

$$
\begin{aligned}
& \mathrm{f}_{0}>\frac{1}{2 \pi \mathrm{C}(\mathrm{ESR})} \\
& \mathrm{R}_{\mathrm{C}}=\mathrm{R}_{\mathrm{FB}} \frac{2 \pi \mathrm{f}_{0} \mathrm{~V}_{\mathrm{pp}} \mathrm{~L}}{0.75 \mathrm{~V}_{\mathrm{IN}}(\mathrm{ESR})} \\
& \mathrm{C}_{\mathrm{C}}=\frac{0.75 \mathrm{~V}_{\text {IN }}(\mathrm{ESR}) \sqrt{\mathrm{C}}}{2 \pi \mathrm{~V}_{\mathrm{PP}} \mathrm{R}_{\mathrm{FB}} \mathrm{f}_{0} \sqrt{\mathrm{~L}}}
\end{aligned}
$$

In Equation 40, $L$ is the per-channel filter inductance divided by the number of active channels; $C$ is the sum total of all output capacitors; ESR is the equivalent-series resistance of the bulk output-filter capacitance; and $V_{P P}$ is the peak-topeak sawtooth signal amplitude as described in Figure 6 and Electrical Specifications.

Once selected, the compensation values in Equation 40 assure a stable converter with reasonable transient performance. In most cases, transient performance can be improved by making adjustments to $\mathrm{R}_{\mathrm{C}}$. Slowly increase the value of $R_{C}$ while observing the transient performance on an oscilloscope until no further improvement is noted. Normally, $\mathrm{C}_{C}$ will not need adjustment. Keep the value of $\mathrm{C}_{C}$ from Equation 40 unless some performance issue is noted.

The optional capacitor $C_{2}$, is sometimes needed to bypass noise away from the PWM comparator (see Figure 17). Keep a position available for $\mathrm{C}_{2}$, and be prepared to install a highfrequency capacitor of between 22 pF and 150 pF in case any leading-edge jitter problem is noted.

## Output Filter Design

The output inductors and the output capacitor bank together to form a low-pass filter responsible for smoothing the pulsating voltage at the phase nodes. The output filter also must provide the transient energy until the regulator can respond. Because it has a low bandwidth compared to the switching frequency, the output filter limits the system transient response. The output capacitors must supply or sink load current while the current in the output inductors increases or decreases to meet the demand.

In high-speed converters, the output capacitor bank is usually the most costly (and often the largest) part of the circuit. Output filter design begins with minimizing the cost of this part of the circuit. The critical load parameters in choosing the output capacitors are the maximum size of the load step, $\Delta \mathrm{I}$, the load-current slew rate, di/dt, and the maximum allowable output-voltage deviation under transient loading, $\Delta \mathrm{V}_{\mathrm{MAX}}$. Capacitors are characterized according to their capacitance, ESR, and ESL (equivalent series inductance).

At the beginning of the load transient, the output capacitors supply all of the transient current. The output voltage will initially deviate by an amount approximated by the voltage drop across the ESL. As the load current increases, the voltage drop across the ESR increases linearly until the load current reaches its final value. The capacitors selected must
have sufficiently low ESL and ESR so that the total outputvoltage deviation is less than the allowable maximum.
Neglecting the contribution of inductor current and regulator response, the output voltage initially deviates by an amount
$\Delta V \approx(E S L) \frac{\mathrm{di}}{\mathrm{dt}}+(\mathrm{ESR}) \Delta \mathrm{l}$
The filter capacitor must have sufficiently low ESL and ESR so that $\Delta \mathrm{V}<\Delta \mathrm{V}_{\mathrm{MAX}}$.

Most capacitor solutions rely on a mixture of high-frequency capacitors with relatively low capacitance in combination with bulk capacitors having high capacitance but limited high-frequency performance. Minimizing the ESL of the high-frequency capacitors allows them to support the output voltage as the current increases. Minimizing the ESR of the bulk capacitors allows them to supply the increased current with less output voltage deviation.

The ESR of the bulk capacitors also creates the majority of the output-voltage ripple. As the bulk capacitors sink and source the inductor AC ripple current (see Interleaving and Equation 2), a voltage develops across the bulk-capacitor ESR equal to $\mathrm{I}_{\mathrm{C}, \mathrm{PP}}(\mathrm{ESR})$. Thus, once the output capacitors are selected, the maximum allowable ripple voltage, $\mathrm{V}_{\mathrm{PP}(\mathrm{MAX})}$, determines the lower limit on the inductance.
$L \geq(E S R) \frac{\left(V_{\text {IN }}-N V_{\text {OUT }}\right) V_{\text {OUT }}}{f_{S} V_{\text {IN }} V_{\text {PP(MAX }}}$
Since the capacitors are supplying a decreasing portion of the load current while the regulator recovers from the transient, the capacitor voltage becomes slightly depleted. The output inductors must be capable of assuming the entire load current before the output voltage decreases more than $\Delta \mathrm{V}_{\mathrm{MAX}}$. This places an upper limit on inductance.
Equation 43 gives the upper limit on $L$ for the cases when the trailing edge of the current transient causes a greater output-voltage deviation than the leading edge. Equation 44 addresses the leading edge. Normally, the trailing edge dictates the selection of $L$ because duty cycles are usually less than $50 \%$. Nevertheless, both inequalities should be evaluated, and $L$ should be selected based on the lower of the two results. In each equation, $L$ is the per-channel inductance, $C$ is the total output capacitance, and $N$ is the number of active channels.

$$
\begin{equation*}
\mathrm{L} \leq \frac{2 \mathrm{NCV}_{\mathrm{O}}}{(\Delta \mathrm{I})^{2}}\left[\Delta \mathrm{~V}_{\mathrm{MAX}}-\Delta \mathrm{I}(\mathrm{ESR})\right] \tag{EQ.43}
\end{equation*}
$$

$$
\begin{equation*}
\mathrm{L} \leq \frac{(1.25) \mathrm{NC}}{(\Delta \mathrm{I})^{2}}\left[\Delta \mathrm{~V}_{\mathrm{MAX}}-\Delta \mathrm{I}(\mathrm{ESR})\right]\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{O}}\right) \tag{EQ.44}
\end{equation*}
$$

## Input Supply Voltage Selection

The VCC input of the ISL6565 can be connected either directly to a +5 V supply or through a current limiting resistor to $a+12 \mathrm{~V}$ supply. An integrated 5.8 V shunt regulator maintains the voltage on the VCC pin when a +12 V supply is used. A $300 \Omega$ resistor is suggested for limiting the current into the VCC pin to a worst-case maximum of approximately 25 mA .

## Switching Frequency

There are a number of variables to consider when choosing the switching frequency, as there are considerable effects on the upper-MOSFET loss calculation. These effects are outlined in MOSFETs, and they establish the upper limit for the switching frequency. The lower limit is established by the requirement for fast transient response and small outputvoltage ripple as outlined in Output Filter Design. Choose the lowest switching frequency that allows the regulator to meet the transient-response requirements.
Switching frequency is determined by the selection of the frequency-setting resistor, $\mathrm{R}_{\mathrm{T}}$ (see the figures labeled Typical Application on pages 5 and 6). Figure 18 and Equation 45 are provided to assist in selecting the correct value for $\mathrm{R}_{\mathrm{T}}$.
$R_{T}=10^{\left[10.7-1.045 \log \left(\mathrm{f}_{\mathrm{S}}\right)\right]}$


FIGURE 18. $R_{T}$ vs SWITCHING FREQUENCY

## Input Capacitor Selection

The input capacitors are responsible for sourcing the AC component of the input current flowing into the upper MOSFETs. Their RMS current capacity must be sufficient to handle the AC component of the current drawn by the upper MOSFETs which is related to duty cycle and the number of active phases.


## FIGURE 19. NORMALIZED INPUT-CAPACITOR RMS CURRENT FOR 2-PHASE CONVERTER

For a two-phase design, use Figure 19 to determine the input-capacitor RMS current requirement set by the duty cycle, maximum sustained output current ( $\mathrm{I}_{\mathrm{O}}$ ), and the ratio of the peak-to-peak inductor current ( $\mathrm{I}_{\mathrm{L}, \mathrm{PP}}$ ) to $\mathrm{I}_{\mathrm{O}}$. Select a bulk capacitor with a ripple current rating which will minimize the total number of input capacitors required to support the RMS current calculated. The voltage rating of the capacitors should also be at least 1.25 times greater than the maximum input voltage. Figure 20 provides the same input RMS current information for three phase designs respectively. Use the same approach for selecting the bulk capacitor type and number.


FIGURE 20. NORMALIZED INPUT-CAPACITOR RMS CURRENT FOR 3-PHASE CONVERTER

Low capacitance, high-frequency ceramic capacitors are needed in addition to the input bulk capacitors to suppress leading and falling edge voltage spikes. The spikes result from the high current slew rate produced by the upper MOSFET turn on and off. Select low ESL ceramic capacitors and place one as close as possible to each upper MOSFET drain to minimize board parasitics and maximize suppression.

## Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP)



BOTTOM VIEW


FOR ODD TERMINAL/SIDE
FOR EVEN TERMINAL/SIDE

L28.5x5
28 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220VHHD-1 ISSUE C)

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.80 | 0.90 | 1.00 | - |
| A1 | - | - | 0.05 | - |
| A2 | - | - | 1.00 | 9 |
| A3 | 0.20 REF |  |  | 9 |
| b | 0.18 | 0.23 | 0.30 | 5,8 |
| D | 5.00 BSC |  |  | - |
| D1 | 4.75 BSC |  |  | 9 |
| D2 | 2.95 | 3.10 | 3.25 | 7,8 |
| E | 5.00 BSC |  |  | - |
| E1 | 4.75 BSC |  |  | 9 |
| E2 | 2.95 | 3.10 | 3.25 | 7,8 |
| e | 0.50 BSC |  |  | - |
| k | 0.25 | - | - | - |
| L | 0.50 | 0.60 | 0.75 | 8 |
| L1 | - | - | 0.15 | 10 |
| N | 28 |  |  | 2 |
| Nd | 7 |  |  | 3 |
| Ne | $8 \quad 7$ |  |  | 3 |
| P | - | - | 0.60 | 9 |
| $\theta$ | - | - | 12 | 9 |

Rev. 0 02/03

## NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. $N$ is the number of terminals.
3. Nd and Ne refer to the number of terminals on each D and E .
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension b applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
9. Features and dimensions A2, A3, D1, E1, P \& $\theta$ are present when Anvil singulation method is used and not present for saw singulation.
10. Depending on the method of lead termination at the edge of the package, a maximum 0.15 mm pull back (L1) maybe present. L minus L 1 to be equal to or greater than 0.3 mm .

## Small Outline Plastic Packages (SOIC)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. "L" is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width " $B$ ", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch )
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M28.3 (JEDEC MS-013-AE ISSUE C) 28 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.0926 | 0.1043 | 2.35 | 2.65 | - |
| A1 | 0.0040 | 0.0118 | 0.10 | 0.30 | - |
| B | 0.013 | 0.0200 | 0.33 | 0.51 | 9 |
| C | 0.0091 | 0.0125 | 0.23 | 0.32 | - |
| D | 0.6969 | 0.7125 | 17.70 | 18.10 | 3 |
| E | 0.2914 | 0.2992 | 7.40 | 7.60 | 4 |
| e | 0.05 BSC |  | 1.27 BSC |  | - |
| H | 0.394 | 0.419 | 10.00 | 10.65 | - |
| h | 0.01 | 0.029 | 0.25 | 0.75 | 5 |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |
| N | 28 |  | 28 |  | 7 |
| $\alpha$ | $0^{\circ}$ | $8^{0}$ | $0^{\circ}$ | $8^{0}$ | - |

## Thin Shrink Small Outline Plastic Packages (TSSOP)



## NOTES:

1. These package dimensions are within allowable dimensions of JEDEC MO-153-AE, Issue E.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm (0.006 inch) per side.
4. Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.15 mm ( 0.006 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm ( 0.003 inch) total in excess of " $b$ " dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm ( 0.0027 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. (Angles in degrees)

M28.173
28 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | - | 0.047 | - | 1.20 | - |
| A1 | 0.002 | 0.006 | 0.05 | 0.15 | - |
| A2 | 0.031 | 0.051 | 0.80 | 1.05 | - |
| b | 0.0075 | 0.0118 | 0.19 | 0.30 | 9 |
| c | 0.0035 | 0.0079 | 0.09 | 0.20 | - |
| D | 0.378 | 0.386 | 9.60 | 9.80 | 3 |
| E1 | 0.169 | 0.177 | 4.30 | 4.50 | 4 |
| e | 0.026 BSC |  | 0.65 BSC |  | - |
| E | 0.246 | 0.256 | 6.25 | 6.50 | - |
| L | 0.0177 | 0.0295 | 0.45 | 0.75 | 6 |
| N | 28 |  | 28 |  | 7 |
| $\alpha$ | $0^{\circ}$ | $8^{0}$ | $0^{\circ}$ | $8^{0}$ | - |

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

