## Regulators ICs for Digital Cameras and Camcorders # System Switching Regulator ICs with Built-in FET (10V) **BD9739KN, BD9740KN** No.10036EAT07 ## Description The 7-channel switching regulators include built-in FETs, and are designed for use in digital still cameras. They feature built-in power FETs and soft start functionality, reducing the number of external components. #### Features - 1) Wide supply voltage range: 1.5 V to 10 V - 2) High-precision reference voltage: ± 1% - 3) Built-in shutdown circuit for overload (timer-latch type) - 4) Oscillator frequency is user-adjustable - 5) Built-in thermal shutdown circuit - 6) Standby mode current: 0 μA - 7) Built-in load switch circuit - 8) Selectable step-up/step-down mode - 9) Supports inverting circuit for negative output voltage - 10) Support a constant-current LED drive for backlight applications - 11) Includes multiple synchronous rectification channels #### Applications Digital still cameras, portable DVD players, and digital video cameras. #### Product lineup | Parameter | BD9739KN | BD9740KN | |------------------------------------|------------------|------------------| | Input voltage | 1.5 V to 10 V | 1.5 V to 10 V | | Reference voltage precision | 1 V ± 1% | 1 V ± 1% | | Operating frequency range | 100 k to 1.2 MHz | 100 k to 1.2 MHz | | Step-up | 3CH | 2CH | | Step-down | 2CH | 1CH | | Step-up/step-down switch regulator | 1CH | 3CH | | Inverting | 1CH | 1CH | | Built-in FET | 3CH | 1CH | | Synchronous rectification | 3CH | 2CH | | Load switching | 3CH | _ | | Operating temperature range | -20°C to +85°C | -20°C to +85°C | | Package | UQFN64 | UQFN48 | ## Absolute maximum ratings | Parameter | Cymhol | Rat | Unit | | | |-----------------------------|----------------------|---------------------|---------------------|------|--| | Parameter | Symbol | BD9739KN | BD9740KN | Onit | | | | VBAT,VCC,PVCC | -0.3 to +12 | -0.3 to +12 | V | | | | PVCCH,PVCCL | -0.3 to +15 | -0.3 to +15 | V | | | | DRAIN*H, DRAIN*L | -0.3 to +12 | -0.3 to +12 | V | | | Maximum supply voltage | OUT1B | -0.3 to +20 | -0.3 to +20 | V | | | | OUT2B | -0.3 to +17 | | V | | | | SWOUT1,4,PGIN1,PG2,3 | -0.3 to +12 | _ | V | | | | SWIN* | -0.3 to +20 | | V | | | | | UQFN64 | UQFN48 | | | | Power dissipation | Pd | 550 <sup>*1-2</sup> | 500 <sup>*1-3</sup> | mW | | | | | 1000 *2-2 | 760 <sup>*2-3</sup> | | | | Operating temperature range | Topr | Topr -25∼+85 | | °C | | | Storage temperature range | Tstg | -55~+125 | | °C | | | Junction temperature | T <sub>jmax</sub> | +125 | | °C | | ## Recommended operating ranges | Doromotor | Cymhol | Rat | Unit | | | |----------------|--------------|-----------|-----------|-------|--| | Parameter | Symbol | BD9739KN | BD9740KN | Offic | | | Supply voltage | VBAT | 1.5 to 10 | 1.5 to 10 | V | | | | VCC, PVCC | 1.5 to 10 | 2.8 to 10 | V | | | | PVCCL, PVCCH | 4.0 to 14 | 4.0 to 14 | V | | | Parameter | Cumbal | | Ratings | | Unit | Conditions | |------------------------------------------|----------------------|----------------------------|---------|------------|------|----------------------------| | Farameter | Symbol | Symbol Min. Typ. Max. Unit | | Conditions | | | | [Oscillator] | | | | | | | | Oscillating frequency | fosc | 0.1 | _ | 1.2 | MHz | | | [Driver block] | | | | | | | | DRAIN pin input voltage | $V_{DRAIN}$ | _ | _ | 10 | V | | | N-channel FET output current (step-down) | I <sub>OFET1</sub> | _ | 1 | 700 | mA | | | N-channel FET output current (step-up) | I <sub>OFET2</sub> | _ | - | 300 | mA | | | LED channel output current | I <sub>OLED</sub> | _ | _ | 40 | mA | | | Driver output current | I <sub>OUT</sub> | _ | _ | 30 | mA | External FET drive circuit | | Driver peak current | I <sub>PEAK</sub> | _ | | 200 | mA | External FET drive circuit | | Startup NPN TR sink current | I <sub>NPNSINK</sub> | _ | _ | 500 | mA | | | [Positive/negative regulators] | | | | | | | | SWOUT1 pin sink current | I <sub>SWOUT1</sub> | _ | _ | 10 | mA | | | PGOUT1 pin source current | I <sub>PGOUT1</sub> | _ | _ | 100 | mA | | | PG23 pin sink current | I <sub>PG23</sub> | _ | _ | 1 | mA | | | SWOUT4 pin source current | I <sub>SWOUT4</sub> | _ | _ | 50 | mA | (BD9739KN) | | SWOUT6 pin source current | I <sub>SWOUT6</sub> | _ | _ | 50 | mA | | | SWOUT7 pin source current | I <sub>SWOUT7</sub> | _ | _ | 50 | mA | | IC without heat sink operation. Reduce by 5.5 mW/°C (1-2), or 5.0 mW/°C (1-3) when Ta $\geq$ 25°C. When mounted on a PCB (70 mm ×70 mm ×1.6 mm (thickness), glass epoxy). Reduced by 10.0 mW/°C (2-2), or 7.6 mW/°C (2-3), when Ta $\geq$ 25°C. ## Electrical characteristics (Unless otherwise specified, Ta = 25°C, VBAT = 3 V, VCC = 5 V, RT = 11 k $\Omega$ , CT = 180 pF, STB1 to STB7 = 3 V) | (Unless otherwise specified, Ta = 25 | C, VDAI | = 3 V, VCC | | 11 K22, C1 = | = 160 p | T, SIBI (0 SIBI = 3 V) | |------------------------------------------------|--------------------|-------------------------|----------------------|-----------------------|---------|----------------------------------------| | Parameter | Symbol | | Limits | | Unit | Conditions | | | | Min. | Тур. | Max. | | | | [Reference voltage, reference voltage] | | | | 1 | | | | Output voltage | $V_{REF2}$ | 0.99 | 1.0 | 1.01 | V | | | Line regulation | $DV_LI$ | _ | 4.0 | 12.5 | mV | VCC = 3.0 V to 9.5 V | | Load regulation | $DV_{LO}$ | _ | 1.0 | 7.5 | mV | IREF = 10 $\mu$ A to 100 $\mu$ A | | Output current when shorted | los | 0.2 | 1 | _ | mA | VREF = 0 V | | [Internal regulator] | | | | | | | | Output voltage REGA | $V_{REGA}$ | 2.4 | 2.5 | 2.6 | V | IREG = 1 mA | | [Under voltage lockout circuit] | | | | | | | | Detection threshold voltage 1 | $V_{STD1}$ | 3.45 | 3.6 | 3.75 | V | PVCCL monitor | | Hysteresis width 1 | $\Delta V_{ST1}$ | _ | 300 | _ | mV | | | Detection threshold voltage 2 | $V_{STD2}$ | 2.3 | 2.4 | 2.5 | V | VCC monitor | | Hysteresis width 2 | $\Delta V_{ST2}$ | _ | 200 | _ | mV | | | Detection threshold voltage 3 | $V_{STD3}$ | _ | 2.0 | _ | V | VREGA monitor | | Hysteresis width 3 | ΔV <sub>ST3</sub> | _ | 50 | _ | mV | | | [Startup circuit block] | | 1 | | | | 1 | | Oscillating frequency | f <sub>START</sub> | 50 | 120 | 220 | kHz | | | Operation start VBAT voltage | V <sub>ST1</sub> | 1.5 | _ | _ | V | VBAT pin monitor | | Soft start charge current | I <sub>SS1</sub> | 1.1 | 2.2 | 3.3 | μA | VSS1 = 0 V | | [Short protection circuit ] | -001 | | | | L., | 1 | | Timer threshold voltage | $V_{TC}$ | 2.1 | 2.2 | 2.3 | V | FB pin monitor | | | V 1C | 0.5 | 1.0 | 1.5 | - | VSCP = 0.1 V | | SCP pin source current | I <sub>SCP</sub> | 2 | 4 | 6 | μA | (BD9740KN) | | | | 0.45 | 0.50 | 0.55 | | (6697401(14) | | SCP pin detection voltage | $V_{TSC}$ | 0.43 | 1.0 | 1.1 | V | (BD9740KN) | | SCP pin standby voltage | V <sub>SSC</sub> | - | 22 | 170 | mV | (BD9740KN) | | [Triangular waveform oscillator] | VSSC | | | 170 | IIIV | | | Oscillating frequency | f | 450 | 500 | 550 | kHz | RT = 11 kΩ, CT = 180 pF | | Frequency stability | f <sub>OSC1</sub> | 450 | 0.3 | 2 | % | VCC = 3.0 V to 9.5 V | | | | 0.70 | | 1.22 | 76<br>V | VCC = 3.0 V to 9.5 V | | RT pin voltage | V <sub>RT</sub> | 0.78 | 1.00 | 1.22 | V | | | [Soft start 23 block] (BD9738KN, B | | | 40 | 4.5 | | V6653 0.V | | Soft start charge current | I <sub>SS23</sub> | 5 | 10 | 15 | μΑ | VSS23 = 0 V | | [Error amp] | | | 4.0 | | | INN/ ON/ | | Low-level output voltage | V <sub>OL</sub> | - | 1.3 | _ | V | INV = 2 V | | High-level output voltage | V <sub>OH</sub> | V <sub>REGA</sub> - 0.3 | | _ | V | INV = 0 V | | Output sink current | l <sub>OI</sub> | 36 | 72 | _ | μΑ | FB = 1.7 V, VINV = 1.1 V | | Output source current | loo | 36 | 72 | _ | μΑ | FB = 1.7 V, VINV = 0.9 V | | DTC pin upper resistance | R <sub>DTCU</sub> | 20 | 30 | 40 | kΩ | (BD9740KN) | | DTC pin lower resistance | R <sub>DTCD</sub> | 65 | 95 | 125 | kΩ | (BD9740KN) | | NON pin input range | I <sub>RES</sub> | -0.3 | - | 1.5 | V | | | Non-inverted pin reference voltage | $V_{NON7}$ | _ | 0.2 | _ | V | | | [PWM comparator] | | | | | | | | Input threshold voltage | $V_{T0}$ | _ | 1.49 | _ | V | 0% duty | | input tilleshold voltage | V <sub>T100</sub> | _ | 1.95 | _ | V | 100% duty | | MAX DUTY | D <sub>MAX1</sub> | 77 | 85 | 93 | % | VINV = 0.9 V, VSCP = 0 V | | MAX DUTY (step-up operation) | D <sub>MAX2</sub> | 77 | 85 | 93 | % | VINV = 0.9 V,<br>VSCP, UDSEL = 0 V | | [Output circuit] | | | | | | | | High-level output voltage | $V_{SATH}$ | V <sub>CC</sub> -1.6 | V <sub>CC</sub> -0.8 | _ | V | IO = 30 mA | | Low-level output voltage | V <sub>SATL</sub> | _ | 0.8 | 1.6 | V | IO = -30 mA | | High-side N-channel FET | Ronh | _ | 270 | 500 | mΩ | PVCCH = 5 V(IO = 200 mA) | | on resistance | | _ | 300 | 500 | | (BD9740KN) | | Low-side N-channel FET on resistance | R <sub>ONL</sub> | _ | 270<br>300 | 500<br>500 | mΩ | PVCCL = 5 V(IO = 200 mA)<br>(BD9740KN) | | CH7 N-channel FET on resistance | R <sub>ONL7</sub> | _ | 0.7 | 1.4 | Ω | PVCCL = 5 V(IO = 50 mA) | | [Step-up/step-down selector ] | 1 | | | l . | l——— | 1 | | UDSEL pin Step-down | $V_{UDDO}$ | $V_{CC} \times 0.7$ | _ | V <sub>CC</sub> | V | | | control voltage Step-up | V <sub>UDUP</sub> | 0 | _ | V <sub>CC</sub> × 0.3 | V | | | Note: This IC is not designed to be radiation- | | J | | - 00 0.0 | | <u>l</u> | Note: This IC is not designed to be radiation-resistant. | · · · · · · · · · · · · · · · · · · · | | | Limits | | | | | | |----------------------------------------------------|--------------------------------------|-------------------|-------------------|--------------------------|--------------------------|------|-------------------------|-------------------------------------------------------------| | Pa | arameter | | Symbol | Min. | Тур. | Max. | Unit | Conditions | | [Power on swi | Power on switching block] (BD9739KN) | | | | | | | | | SWOUT1 | Output v | oltage | $V_{SAT}$ | _ | 0.1 | 0.3 | V | IO = 1 mA | | 300011 | Leak cur | rent | I <sub>LEAK</sub> | _ | 0 | 5 | μΑ | STB = 0 V | | SWOUT4 | Output v | oltage | $V_{SAT}$ | _ | 0.1 | 0.3 | V | IO = 100 μA | | SW0014 | Leak cur | rent | I <sub>LEAK</sub> | _ | 0 | 5 | μΑ | STB = 0 V | | SWOUT4,6 | Output v | oltage | V <sub>SAT</sub> | V <sub>SWIN6</sub> - 0.3 | V <sub>SWIN6</sub> - 0.1 | _ | V | IO = 20 mA<br>VSWIN = 5 V | | | Leak cur | rent | I <sub>LEAK</sub> | _ | 0 | 5 | μΑ | STB = 0 V | | SWOUT7 | Output v | oltage | V <sub>SAT</sub> | V <sub>SWIN7</sub> - 0.3 | V <sub>SWIN7</sub> - 0.1 | _ | V | IO = 10 mA<br>VSWIN = 10 V | | | Leak cur | | I <sub>LEAK</sub> | _ | 0 | 5 | μΑ | STB = 0 V | | [Soft start bloc | k] (BD974 | 0KN) | | | | | | | | Soft start time | of CH4 | | T <sub>SS1</sub> | 1.8 | 3.6 | 6.0 | mse<br>c | VCC = PVCC = 5V,<br>PVCCH = $5.0V$<br>STB $0\rightarrow3$ V | | Soft start time | Soft start time of CH2, 3 | | T <sub>SS2</sub> | 1.8 | 3.6 | 6.0 | mse<br>c | VCC = PVCC = 5V,<br>STB = 3 V<br>INV4 = 0→1.2 V | | CH2, CH3 sof<br>INV4 threshold | | ıt start | $V_{PG4}$ | 0.72 | 0.80 | 0.88 | V | VCC = PVCC = 5 V<br>PVCCH = 5.0 V | | [STB1 to STB | 7] | | • | | | | | | | CTD min contra | | ON | $V_{STBH}$ | 2.0 | _ | 11 | V | STB | | STB pin contro | oi voitage | OFF | V <sub>STBL</sub> | -0.3 | _ | 0.3 | V | | | STB pin pull-d | lown resist | ance | R <sub>STB</sub> | 250 | 400 | 700 | kΩ | STB | | [Circuit curren | t] | | | | | | | | | Standby current 1<br>(VBAT pin sink current) | | I <sub>STB1</sub> | _ | _ | 5 | μA | STB1 to STB7 = 0 V | | | Standby current 2 (VCC, PVCC pin sink current) | | | | _ | _ | 5 | μA | STB1 to STB7 = 0 V | | Circuit current at startup (VBAT pin sink current) | | I <sub>ST</sub> | _ | 30 | 100 | mA | CT = 1.7 V<br>VCC = 0 V | | | Circuit current 1<br>(VBAT pin sink current) | | I <sub>CC1</sub> | _ | 100 | 300 | μA | CT = 1.7 V | | | Circuit current<br>(VCC, PVCC) | _ | rrent) | I <sub>CC2</sub> | _ | 5 | 15 | mA | CT = 1.7 V<br>INV = 2.5 V | (Unless otherwise specified, Ta = 25°C, VBAT = 3 V, VCC = 5 V, RT = 11 k $\Omega$ , CT = 180 pF, STB1 to STB7 = 3 V) Note: This IC is not designed to be radiation-resistant. ## ●PVCCH and PVCCL input voltages Fig. 1 Synchronous Rectification Channel with Built-In FET Synchronous rectification channels with built-in FETs include, N-channel FETs for both the high-side and low-side configuration. The driver block's power source is supplied to the PVCCL pin for the low-side and the PVCCH pin for the high-side. (For the BD9740KN, both sides are supplied to the PVCCH pin.) In order to turn the FET on, a potential of at least 4 V must be supplied to the PVCCL pin, and a potential of at least, DRAINH pin voltage + 4 V, must be supplied to the PVCCH pin. #### Note: - The breakdown voltage for the PVCCL and PVCCH pins is 15 V. For applications that with voltages exceeding 15 V, add a zener diode, or other components, to provide overvoltage protection. - Shorting the DRAINH pin with the ground, while a charge remains in the output capacitor, may cause unexpected current flow, resulting in damage to the IC. Add an external protective diode for applications where this possibility exists. ## ●Block diagram and application circuit (BD9739KN) Fig. 2 BD9739KN Application Circuit ## ●Block diagram and application circuit (2) BD9740KN Fig. 3 BD9740KN Application Circuit #### ●BD9739KN Pin No. | Pin No. | Pin name | Pin No. | Pin name | Pin No. | Pin name | |----------|-------------|----------------------|-------------|-------------------|------------------| | 61 | VBAT | 60 | OUT1B | 44,36 | NON5,7 | | 29 | VCC | 4,5,12,13 | DRAIN2,3H | 28 | SS1 | | 54 | PVCC | 6,7,10,11 | DRAIN2,3L | 25 | SS23 | | 14 | PVCCH | 55 | OUT1M | 34 | RT | | 59 | PVCCL | 56 | OUT1S | 33 | СТ | | 8,9,57 | PGND23,PGND | 35 | VREF | 32 | SCP | | 42 | GND | 43 | DTC 5 | 1,64 | UDSEL1,5 | | 30 | VREGA | 26,24,21,47,46,41,39 | FB 1~7 | 15,16,17,18,19,20 | STB 1,23,4,5,6,7 | | 51,52,53 | OUT4,5,6 | 27,23,22,48,45,40 | INV 1~6 | 50,2,62 | SWIN4,6,7 | | 58 | OUT7B | 37,38 | INV7I,INV7V | 31,49,3,63 | SWOUT 1,4,6,7 | #### BD9740KN Pin No. | Pin No. | Pin name | Pin No. | Pin name | Pin No. | Pin name | |----------------|--------------|----------------------|-----------|-------------|---------------| | 4 | VBAT | 44 | MAIN2 | 30,37 | NON6,NON7 | | 21 | VCC | 43 | SUB2 | 17 | SS1 | | 46 | PVCC | 5 | OUT1B | 23 | RT | | 10 | PVCCH | 9 | DRAIN4H | 24 | СТ | | 42 | PGND | 8 | DRAIN4L | 25 | SCP | | 6,7 | PGND4 | 20 | VREF | 1 | UDSEL12 | | 31 | GND | 3,38,39 | DTC 5~7 | 2 | UDSEL3 | | 22 | VREGA | 16,18,27,28,32,35,36 | FB 1∼7 | 11,12,13,14 | STB1,234,56,7 | | 40,41,45,47,48 | OUT1,3,5,6,7 | 15,19,26,29,33,34 | INV 1~5,7 | | | #### Block diagram explanation and setting peripheral IC components 1. Voltage reference (VREF) VREF is the reference voltage source of 1.0V output voltage. Connect a capacitor to prevent oscillation. Set the capacitance from 1.0 µF to 10 µF. ## 2. REGA REGA and REGD are regulators with output voltages of 2.5 V. REGA is used as the power supply for the IC's internal blocks. Connect a capacitor to prevent oscillation. Set the capacitance from $4.7 \,\mu$ to $10 \,\mu$ F. #### 3. UDSEL To enable step-up mode, connect VCC to the UDSEL pin. To enable step-up mode connect 0V to the UDSEL pin. When using the startup circuit, set the pin to step-up mode. Because the pin uses COMS inverter input, you must connect the pin to either GND or VCC in order to prevent undefined input. #### 4. On/off logic The voltage applied to the STB pins can be controlled whether each channel is on or off. CH1, CH4, and CH5 can be controlled independently, while CH2 and CH3 can be controlled simultaneously. Applying a voltage of over 2 V turns on the corresponding channel(s), while leaving the pin open or applying 0 V turns off the corresponding channel(s). Turning off all channels causes the IC to be in a standby state. Each pin is connected to GND by a 400 k $\Omega$ pull-down resistor. ## 5. Setting the short protection detection time The detection time can be set when the capacitor is connected to the SCP pin. When the detection time is reached, the latch circuit operates, turning off the output for all channels. To reset the latch circuit, turn all STB pins off, and then back on again. Detection time (sec) = CSCP × VTSC / ISCP (CSCP: capacitance; VTSC: SCP pin detection voltage, ISCP: SCP pin source current) \*Set the capacitor that is connected to the SCP pin from 0.001 µF to 2.2 µF. #### 6. Setting the oscillating frequency The oscillating frequency can be set by connecting the resistance value to the RT pin and connecting the capacitance value to the CT pin. Oscillating frequency = $VRT / (CT \times RT)$ (Unit: Hz) \*Set the resistance value, connected to the RT pin, from 4.7 k $\Omega$ to 30 k $\Omega$ \*Set the capacitance value, connected to the CT pin, from 100 pF to 10,000 pF. (VRT: RT pin voltage; CT: OSC timing capacitance; RT: OSC timing resistance) Fig. 4 Oscillating Frequency Versus RT Pin Resistance Fig. 5 Oscillating Frequency Versus CT Pin Capacitance #### 7. Startup channel soft-start operation The startup channel's soft start can be controlled by the capacitor connected to the SS1 pin. Times can be determined with the following equation: Startup time (sec) = $(VSS / ISS) \times CSS$ (VSS = SS pin voltage [= 0.7 V], ISS = soft start charge current [= approximately 2.0 $\mu$ A]; CSS = capacitor capacitance) Example: When CSS = 0.01 $\mu$ F, startup time = 0.7 / (2.0 ×10-6) × (0.01 × 10-6) = 3.5 ms \*Set the capacitance value, connected to the SS1 pin, from 0.001 µF to 2.2 µF. Fig. 6 Startup Channel Startup Waveform (Reference Data) Fig. 7 Timing Chart ## 8. SWOUT1 pin (BD9734KN/BD9738KN/BD9739KN) To prevent current from flowing from VOUT1 to the feedback resistor, during standby operation, connect the ground side of CH1's feedback resistor to SWOUT1. #### 9. Soft start operation depending on SS pins (BD9739KN) Soft start operation for CH2 and CH3 can be controlled by the capacitor connected to the SS23 pins. Times can be determined with the following equation: Startup time (sec) = (VSS / ISS) × CSS23 (VSS: SS pin voltage [= 1.0 V]; ISS: soft start charge current [= approximately 10 µA]; CSS: capacitance) \*Startup of CH2 begins when CH3 output reaches approximately 70%. \*Set the capacitance value, connected to each SS23 pin, from 0.005 $\mu$ F to 1.0 $\mu$ F. Fig. 8 DTC External Setting Circuit #### 10. Setting MAX DUTY The DTC voltage is determined by the internal R1 and R2 resistance values. The DTC voltage can be changed by connecting resistance values that are from 1 to 2 digits smaller than the internal R1 (30 k $\Omega$ ) and R2 (93 k $\Omega$ ) resistors, to the RA and RB pins. \*The resistors connected to the RA and RB pins should be at least 5 k $\Omega$ . Avoid shorting the VREGA and DTC pins. \*When VCC falls to 2.8 V or below, a protection circuit will operate to limit MAX DUTY in order to prevent the IC from malfunctioning when VREGA (the internal circuit power supply) drops. #### 11. Soft start operation triggered by the DTC pin Soft start operation can be set by connecting a capacitor to the DTC pin. Setting the STBY pin to high will cause the capacitor connected to the DTC pin to be charged by the internal pull-up resistor. Startup will begin when this voltage reaches the minimum voltage of the CT pin's triangular waveform. \*Set the capacitance connected to each DTC pin to 10 µF or less. #### 12. Internal soft start operation Soft start times are set internally for CH4, CH6, and CH7 (BD9739KN); and CH2 to CH4 (BD9740KN). BD9739KN CH4, 6, 7: 2.7 ms BD9740KN CH2 to CH4: 3.6 ms (Soft start operation of CH2 and CH3 is delayed until CH4 reaches approximately 80%.) #### 13. Setting the error amp feedback resistance ## (1) Feedback resistance order (BD9739KN, BD9740KN) Error amp differential input is formed by a PNP transistor, with the base current of this input flowing into the lower voltage divider resistor. In the worst case, this current may reach 0.2 $\mu$ A. For this reason, when the resistance of the lower resistor is increased, the base current may cause an error in the output voltage. For example, resistance values of 40 k $\Omega$ , 20 k $\Omega$ , and 10 k $\Omega$ result in errors of 1%, 0.5%, and 0.25%, respectively. Refer to these values when setting the resistance value. #### (2) Setting the inverted channel (BD9739KN, BD9740KN) For the BD9739KN, connect the CH5 error amp reference voltage (INV5) to the ground. For the BD9740KN, the CH6 error amp reference voltage is grounded internally. \*It is recommended to use a 10 k $\Omega$ resistor between VREF and CH5 output. Use a resistance value from 5 k $\Omega$ to 20 k $\Omega$ . ## ●I/O Equivalent circuit diagrams Fig. 9 I/O Equivalent Circuit Diagrams (1) #### Notes for use #### 1) Absolute maximum ratings An excess in the absolute maximum ratings, such as supply voltage, temperature range of operating conditions, etc., can break down the devices, thus making impossible to identify breaking mode, such as a short circuit or an open circuit. If any over rated values will expect to exceed the absolute maximum ratings, consider adding circuit protection devices, such as fuses. #### 2) Reverse polarity connection of the power supply Connecting the of power supply in reverse polarity can damage IC. Take precautions when connecting the power supply lines. An external direction diode can be added. #### 3) Power supply lines Design PCB layout pattern to provide low impedance GND and supply lines. To obtain a low noise ground and supply line, separate the ground section and supply lines of the digital and analog blocks. Furthermore, for all power supply terminals to ICs, connect a capacitor between the power supply and the GND terminal. When applying electrolytic capacitors in the circuit, note that capacitance characteristic values are reduced at low temperatures. #### 4) GND voltage Ground-GND potential should maintain at the minimum ground voltage level. Furthermore, no terminals should be lower than the GND potential voltage including an electric transients. #### 5) Thermal design Use a thermal design that allows for a sufficient margin in light of the power dissipation (Pd) in actual operating conditions. #### 6) Inter-pin shorts and mounting errors Use caution when positioning the IC for mounting on printed circuit boards. The IC may be damaged if there is any connection error or if positive and ground power supply terminals are reversed. The IC may also be damaged if pins are shorted together or are shorted to other circuit's power lines. #### 7) Operation in a strong electromagnetic field Use caution when using the IC in the presence of a strong electromagnetic field as doing so may cause the IC to malfunction. #### 8) ASO When using the IC, set the output transistor so that it does not exceed absolute maximum ratings or ASO. ## 9) Thermal shutdown circuit (TSD circuit) The IC incorporates a built-in thermal shutdown circuit (TSD circuit). The thermal shutdown circuit (TSD circuit) is designed only to shut the IC off to prevent runaway thermal operation. It is not designed to protect the IC or guarantee its operation. Do not continue to use the IC after operating this circuit or use the IC in an environment where the operation of this circuit is assumed. #### 10) Capacitors connected between output and ground pins If a large capacitance value is connected between the output and ground pins, and if the VCC falls to 0 V or becomes shorted with the ground pin, the current stored in the capacitor may flow to the output pin. This can cause damage to the IC. Set capacitors connected between the output and ground pins to values that fall within the recommended range. #### 11) Testing on application boards When testing the IC on an application board, connecting a capacitor to a pin with low impedance subjects the IC to stress. Always discharge capacitors after each process or step. Always turn the IC's power supply off before connecting it to, or removing it from a jig or fixture, during the inspection process. Ground the IC during assembly steps as an antistatic measure. Use similar precaution when transporting and storing the IC. #### 12) Regarding input pin of the IC (Fig 11) This monolithic IC contains $P^+$ isolation and P substrate layers between adjacent elements to keep them isolated. P-N junctions are formed at the intersection of these P layers with the N layers of other elements, creating a parasitic diode or transistor. For example, the relation between each potential is as follows: When GND > Pin A and GND > Pin B, the P–N junction operates as a parasitic diode. When Pin B > GND > Pin A, the P–N junction operates as a parasitic transistor. Parasitic diodes can occur inevitably in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Accordingly, methods by which parasitic diodes operate, such as applying a voltage that is lower than the GND (P substrate) voltage to an input pin, should not be used. #### 13) Ground wiring patterns The power supply and ground lines must be as short and thick as possible to reduce line impedance. Fluctuating voltage on the power ground line may damage the device. ## 14) STB pin voltage Set the STB pin voltage to 0.3 V or lower when setting channels to a standby state, or to 2.0 V or higher when setting channels to an operational state. Do not lengthen transition times or fix the STB pin voltage to values higher than 0.3 V or lower than 2.0 V. Doing so may cause the IC to malfunction. #### 15) Common supply voltage Use a common supply voltage for both the driver block and the main block. The IC is not compatible with applications requiring the driver block to be used while applying user-selected voltages. ## 16) Setting the MAX DUTY MAX DUTY limitations may not operate when using the IC at high frequencies. When using the IC in such applications, allow for sufficient margins when setting external components. Fig. 11 Example of Simple Bipolar IC Architecture ## Ordering part number #### UQFN64 ## UQFN48 #### Notes No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd. The content specified herein is subject to change for improvement without notice. The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request. Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production. Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage. The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information. The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices). The Products specified in this document are not designed to be radiation tolerant. While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons. Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual. The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing. If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law. Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us. # ROHM Customer Support System http://www.rohm.com/contact/