## Low Cost Dual Power Distribution Controller

The HIP1013 is a low cost HOT SWAP dual supply power distribution controller. Two external N-Channel MOSFETs are driven to distribute power while providing load fault isolation. At turn-on, the gate of each external N-Channel MOSFET is charged with a $10 \mu \mathrm{~A}$ current source. Capacitors on each gate (see the Typical Application Diagram), create a programmable ramp (soft turn-on) to control inrush currents. A built in charge pump supplies the gate drive for the 12 V supply N -Channel MOSFET switch.

Over current protection is facilitated by two external current sense resistors. When the current through either resistor exceeds the user programmed value the N -Channel MOSFETs are latched off by the HIP1013. The controller is reset by a rising edge on either PWRON pin.

Choosing the voltage selection mode the HIP1013 controls either $+12 \mathrm{~V} / 5 \mathrm{~V}$ or $+3.3 \mathrm{~V} /+5 \mathrm{~V}$ supplies.

Although pin compatible with the HIP1012 device, the HIP1013 does not offer current regulation during an OC event.

## Ordering Information

| PART <br> NUMBER | TEMP. <br> RANGE $\left({ }^{\circ}\right.$ C $)$ | PACKAGE | PKG. <br> DWG. $\#$ |
| :--- | :---: | :--- | :--- |
| HIP1013CB | -0 to 70 | 14 Ld SOIC | M14.15 |
| HIP1013CBZA (Note) | -0 to 70 | 14 Ld SOIC <br> (Pb-free) | M14.15 |

NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J Std-020B.
*Tape \& Reel packaging available with "-T" suffix..

## Pinout



## Features

- HOT SWAP Dual Power Distribution Control for +5 V and +12 V or +5 V and +3.3 V
- Provides Fault Isolation
- Charge Pump Allows the Use of N-Channel MOSFETs
- Redundant Power On Controls
- Power Good and Over Current Latch Indicators
- Adjustable Turn-On Ramp
- Protection During Turn-On
- Pb-free Available


## Applications

- Power Distribution Control
- Hot Plug ${ }^{\text {TM }}$ Components


## Typical Application Diagram



Functional Diagram


## Pin Description

| PIN NO. | SYMBOL | FUNCTION | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| 1 | 12VS | 12V Source | Connect to source of associated external N -Channel MOSFET switch to sense output voltage. |
| 2 | 12VG | 12V Gate | Connect to the gate of associated N-Channel MOSFET switch. A capacitor from this node to ground sets the turn-on ramp. At turn-on this capacitor will be charged to $\approx 17.4 \mathrm{~V}$ by a $10 \mu \mathrm{~A}$ current source when in $5 \mathrm{~V} / 12 \mathrm{~V}$ mode of operation, otherwise capacitor will be charged to $\approx 11.4 \mathrm{~V}$. |
| 3 | $\mathrm{V}_{\mathrm{DD}}$ | Chip Supply | Connect to 12 V supply. This can be either connected directly to the +12 V rail supplying the load voltage or to a dedicated $\mathrm{V}_{\mathrm{DD}}+12 \mathrm{~V}$ supply. |
| 4 | $\frac{\text { MODE/ }}{\text { PWRON1 }}$ | Power ON/ Reset invokes 3.3V operation when shorted to $\mathrm{V}_{\mathrm{DD}}$, Pin 3. | $\overline{\text { PWRON1 }}$ and $\overline{\text { PWRON2 }}$ are used to turn-on and reset the chip. Both outputs turn-on when either pin is driven low. After an over current limit fault, the chip is reset by the rising edge of a reset signal applied to either $\overline{\text { PWRON }}$ pin. Each input has $100 \mu \mathrm{~A}$ pull up |
| 5 | PWRON2 | Power ON/Reset | is also used to invoke 3.3 V control operation in preference to +12 V control. By tying pin 4 to pin 3 the charge pump is disabled and the UV threshold also shifts to $\approx 2.8 \mathrm{~V}$. |
| 6 | 5VG | 5V Gate | Connect to the gate of the external 5V N-Channel MOSFET. A capacitor from this node to ground sets the turn-on ramp. At turn-on this capacitor will be charged to $\approx 11.4 \mathrm{~V}$ by a $10 \mu \mathrm{~A}$ current source. |
| 7 | 5VS | 5V Source | Connect to the source side of 5V external N-Channel MOSFET switch to sense output voltage. |
| 8 | 5VISEN | 5V Current Sense | Connect to the load side of the 5 V sense resistor to measure the voltage drop across this resistor between 5VS and 5VISEN pins. |
| 9 | PGOOD | Power Good Indicator | PGOOD is driven by an open drain N-Channel MOSFET. It is pulled low when either output voltage is not within specification or and OC condition exists. |
| 10 |  |  | No Connection. |
| 11 | $\mathrm{C}_{\text {PUMP }}$ | Charge Pump Capacitor | Connect a $0.1 \mu \mathrm{~F}$ capacitor between this pin and $\mathrm{V}_{\mathrm{DD}}$ (Pin 3). |
| 12 | GND | Chip Ground |  |
| 13 | RILIM | Current Limit Set Resistor | A resistor connected between this pin and ground determines the current level at which current limit is activated. This current is determined by the ratio of the $\mathrm{R}_{\text {ILIM }}$ resistor to the sense resistor (RSENSE). The current at current limit onset is equal to $10 \mu \mathrm{~A} \times\left(\mathrm{R}_{\text {ILIM }} / \mathrm{RSENSE}_{\text {SE }}\right)$. |
| 14 | 12VISEN | 12V Current Sense | Connect to the load side of sense resistor to measure the voltage drop across this resistor. |


| Absolute Maximum Ratings $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |
| :---: | :---: |
| $V_{\text {DD }}$ | -0.3 V to +17 V |
| 3/12VG, CPUM | -0.3V to 25V |
| 3/12VISEN, 3/12VS | -5 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| 5VISEN, 5VS | -5 V to 7.5 V |
| PGOOD, RILIM. | -0.3V to 7.5 V |
| MODE/PWRON1, PWRON2, 5VG | -0.3V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| ESD Classification | . . . . 2kV (Class 2) |

## Thermal Information

Thermal Resistance (Typical, Note 1) $\quad \theta_{J A}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ SOIC Package 120
Maximum Junction Temperature (Plastic Package) . . . . . . . . $150^{\circ} \mathrm{C}$
Maximum Storage Temperature Range . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . . 300 ${ }^{\circ} \mathrm{C}$ (SOIC - Lead Tips Only)

## Operating Conditions

$V_{D D}$ Supply Voltage Range . +10.5 V to +16 V
Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ). . $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTES:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.
2. All voltages are relative to GND, unless otherwise specified.

Electrical Specifications $V_{D D}=12 \mathrm{~V}, C_{V G}=0.01 \mu \mathrm{~F}, \mathrm{R}_{\text {SENSE }}=0.1 \Omega, \mathrm{C}_{\mathrm{BULK}}=220 \mu \mathrm{~F}, \mathrm{ESR}=0.5 \Omega, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{J}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, Unless Otherwise Specified

| PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL SECTION |  |  |  |  |  |  |
| Current Limit Threshold Voltage (Voltage Across Sense Resistor) | $\mathrm{V}_{\text {IL }}$ | $\mathrm{R}_{\text {ILIM }}=10 \mathrm{k} \Omega$ | 85 | 100 | 115 | mV |
| Over Current Limit Response Time | OCLrt | Current Overload, $\mathrm{R}_{\text {ILIM }}=10 \mathrm{k} \Omega, \mathrm{R}_{\text {SHORT }}=6.0 \Omega$ | - | 2 | - | $\mu \mathrm{s}$ |
| Response Time To Dead Short | RT ${ }_{\text {SHORT }}$ | $\mathrm{C}_{\mathrm{VG}}=0.01 \mu \mathrm{~F}$ | - | 500 | 1000 | ns |
| 12V Gate Turn-On Time | ton12V | $\mathrm{C}_{\mathrm{VG}}=0.01 \mu \mathrm{~F}$ | - | 12 | - | ms |
| 5V Gate Turn-On Time | ton5V | $\mathrm{C}_{\mathrm{VG}}=0.01 \mu \mathrm{~F}$ | - | 5 | - | ms |
| Gate Turn-On Current | ION | $\mathrm{CVGG}^{\text {a }}=0.01 \mu \mathrm{~F}$ | 8 | 10 | 12 | $\mu \mathrm{A}$ |
| 12V Under Voltage Threshold | $12 \mathrm{~V}_{\mathrm{VUV}}$ |  | 10.5 | 10.8 | 11.0 | V |
| 5V Under Voltage Threshold | $5 \mathrm{~V}_{\mathrm{VUV}}$ |  | 4.35 | 4.5 | 4.65 | V |
| 3.3V Under Voltage Threshold | $3.3 \mathrm{~V}_{\mathrm{VUV}}$ |  | 2.65 | 2.8 | 2.95 | V |
| Charge pumped 12VG Voltage | V12VG | $\mathrm{CPUMP}=0.1 \mu \mathrm{~F}$ | 16.8 | 17.3 | 17.9 | V |
| 3/5VG High Voltage | $3 / 5 \mathrm{VG}$ |  | 11.2 | 11.9 | - | V |
| SUPPLY CURRENT AND IO SPECIFICATIONS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {DD }}$ Supply Current | IVDD |  | 4 | 8 | 10 | mA |
| $\mathrm{V}_{\text {DD }}$ POR Rising Threshold | $\mathrm{POR}_{\text {rvth }}$ |  | 9.5 | 10.0 | 10.5 | V |
| $\mathrm{V}_{\text {DD }}$ POR Falling Threshold | $\mathrm{POR}_{\text {fvth }}$ |  | 9.3 | 9.8 | 10.3 | V |
| $\overline{\text { PWRON Pull-up Voltage }}$ | PWRN_V | $\overline{\text { PWRON }}$ pins open | 1.8 | 2.4 | 3.2 | V |
| $\overline{\text { PWRON Rising Threshold }}$ | PWR_Vth |  | 1.1 | 1.5 | 2 | V |
| $\overline{\text { PWRON }}$ Hysteresis | PWR_hys |  | 0.1 | 0.2 | 0.3 | V |
| $\overline{\text { PWRON Pull-Up Current }}$ | PWRN_I |  | 60 | 80 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {ILIM }}$ Pin Current Source Output | $\mathrm{R}_{\text {ILIM_lo }}$ |  | 90 | 100 | 110 | $\mu \mathrm{A}$ |
| Charge Pump Output Current | Qpmp_lo | $\mathrm{C}_{\text {PUMP }}=0.1 \mu \mathrm{~F}, \mathrm{C}_{\text {PUMP }}=16 \mathrm{~V}$ | 400 | 590 | 800 | $\mu \mathrm{A}$ |
| Charge Pump Output Voltage | Qpmp_Vo | No load | 17.2 | 17.4 | - | V |
| Charge Pump Output Voltage - Loaded | Qpmp_Vlo | Load current $=100 \mu \mathrm{~A}$ | 16.2 | 16.7 | - | V |
| Charge Pump POR Rising Threshold | Qpmp+Vth |  | 15.6 | 16 | 16.5 | V |
| Charge Pump POR Falling Threshold | Qpmp-Vth |  | 15.2 | 15.7 | 16.2 | V |

## Typical Performance Curves



FIGURE 1. SUPPLY CURRENT


FIGURE 3. 12V UV THRESHOLD


FIGURE 5. 12V, 5V GATE DRIVE


FIGURE 2. RILIM SOURCE CURRENT


FIGURE 4. 3.3V/5V UV THRESHOLD


FIGURE 6. CHARGE PUMP VOLTAGE

## Typical Performance Curves (Continued)



FIGURE 7. OC VOLTAGE THRESHOLD WITH $=$ RILIM $10 \mathrm{k} \Omega$

## HIP1013 Description and Operation

The HIP1013 offers the designer a cost efficient 5 V and 12 V true hot plug controller. This device drives two external N -Channel MOSFET switches and uses a charge pump to provide $\approx 17 \mathrm{~V}$ to drive the gate of the 12 V supply switch. The HIP1013 features Over Current (OC) programing with a single external resistor, $\mathrm{R}_{\text {ILIM }}$ and during turn-on, the gate capacitor of each external N -Channel MOSFET is charged with a $10 \mu \mathrm{~A}$ current source. These capacitors create a programmable ramp (soft turn-on).
Upon initial power up, the HIP1013 can either isolate the voltage supply from the load by holding the external N-Channel MOSFET switches off or apply the supply rail voltage directly to the load for true hot swap capability. In either case the HIP1013 turns on in a soft start mode protecting the supply rail from sudden current loading.

The load currents pass through two external current sense resistors. When the voltage across either resistor exceeds the user programmed Over Current (OC) voltage threshold value, (see Table 1) the HIP1013 controller turns both N -Channel MOSFETs off in $\approx 2 \mu \mathrm{~s}$.

TABLE 1.

| R $_{\text {ILIM }}$ RESISTOR | NOMINAL OC VTH |
| :---: | :---: |
| 15 K | 150 mv |
| 10 K | 100 mV |
| 7.5 K | 75 mV |
| 4.99 K | 50 mV |

NOTE: Nominal OC Vth $=$ RILIM $\times 10 \mu \mathrm{~A}$
The HIP1013 is reset by a rising edge on either $\overline{\text { PWRON }}$ pin and is turned on by either PWRON pin being driven low. The HIP1013 can control either $+12 \mathrm{~V} / 5 \mathrm{~V}$ or $+3.3 \mathrm{~V} /+5 \mathrm{~V}$ supplies. Tying the $\overline{P W R O N 1}$ pin to $\mathrm{V}_{\mathrm{DD}}$, invokes the $+3.3 \mathrm{~V} /+5 \mathrm{~V}$ voltage mode. In this mode, the external charge pump capacitor is not needed and C PUMP , pin 11 is also tied


FIGURE 8. POWER ON RESET VOLTAGE THRESHOLD
directly to $\mathrm{V}_{\mathrm{DD}}$. Upon any OC or Under Voltage (UV) condition the PGOOD fault indicating signal will pull low when tied high through a resistor to the logic supply.

## HIP1013 Application Considerations

There is no unique and specific HIP1013 application evaluation board. Since the HIP1013 is pin compatible with the HIP1012 device, you can substitute a HIP1013 for the existing HIP1012 in either of the HIP1012EVAI1 or EVAL2 boards. Otherwise contact your Intersil Corporation sales office and an already modified board will be provided. Although pin compatible to the HIP1012, the HIP1013 is a less featured dual power supply distribution controller and does not include programmable current limiting regulation and delay time to latch off.

Random resets can also occur if the HIP1013 (PINS 8 and 14) sense pins are pulled below ground when turning off a highly inductive load. Place a large load capacitor ( $10-50 \mu \mathrm{~F}$ ) on the output to eliminate unintended resets.

Physical layout of RSENSE resistors is critical to avoid the possibility of false over current occurrences. Ideally trace routing between the RSENSE resistors and the HIP1013 VS and VISEN pins are direct and as short as possible with zero current in the sense lines.


## Small Outline Plastic Packages (SOIC)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension " $E$ " does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width " $B$ ", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch$)$.
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M14.15 (JEDEC MS-012-AB ISSUE C) 14 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :--- | :--- | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.0532 | 0.0688 | 1.35 | 1.75 | - |
| A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - |
| B | 0.013 | 0.020 | 0.33 | 0.51 | 9 |
| C | 0.0075 | 0.0098 | 0.19 | 0.25 | - |
| D | 0.3367 | 0.3444 | 8.55 | 8.75 | 3 |
| E | 0.1497 | 0.1574 | 3.80 |  | 4.00 |
| e | 0.050 |  | BSC | 1.27 |  |
| BSC | - |  |  |  |  |
| H | 0.2284 | 0.2440 | 5.80 | 6.20 | - |
| h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |
| N | 14 |  |  | 14 |  |
| $\alpha$ | $0^{0}$ | $8^{0}$ | $0^{0}$ | $8^{0}$ | - |

Rev. 0 12/93

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

