

# d/NiMH Fast-Charge Map and It ICs

### Feat

- el cadmium dride batter-
- > tput displays
- mination by -ΔV, tage, maximum and maximum
  - -gap voltag
- rates pulse
- ➤ Low-pøwer mode
- ➤ 8-pin/300-mil DIP or 150-mil SOI¢

## **General Description**

The bq2002 and bq2002/F Fas ICs are low-cost CMOS bat controllers providing termination for both battery applicat current-limit rent supply all be the basis nd-alone or narger. The fast charge with nd pulsed-trickle conde IC for charging one or or NiMH battery cells.

ost charge is initiated on application of the charging supply or battery replacement. For safety, fast charge is inhibited if the battery temperature and voltage are outside configured limits

is terminated by any of wing:

- eak voltage detection (PVD)
- Negative delta voltage  $(-\Delta V)$
- Maximum voltage
- Maximum temperature
- Maximum time

After fast charge, the bq2002/F optionally tops-off and pulse-trickles the battery per the pre-configured limits. Fast charge may be inhibited using the INH pin. The bq2002/F may also be placed in low-standby-power mode to reduce system power consumption.

The bq2002F differs from the bq2002 only in that a slightly different set of fast-charge and top-off time limits is available. All differences between the two ICs are illustrated in Table 1.

## Pin Connections



### **Pin Names**

| TM       | Timer mode select input | TS       | Temperature sense input |
|----------|-------------------------|----------|-------------------------|
| LED      | Charging status output  | $V_{CC}$ | Supply voltage input    |
| BAT      | Battery voltage input   | INH      | Charge inhibit input    |
| $V_{SS}$ | System ground           | CC       | Charge control output   |

# bq2002/F Selection Guide

| Part No. | TCO                   | HTF  | LTF  | -∆ <b>V</b> | PVD | Fast Charge | tмто | Top-Off | Maintenance |
|----------|-----------------------|------|------|-------------|-----|-------------|------|---------|-------------|
|          |                       |      |      |             | ~   | C/2         | 160  | C/32    | C/64        |
| bq2002   | 0.5 * V <sub>CC</sub> | None | None |             | ~   | 1C          | 80   | C/16    | C/64        |
|          |                       |      |      | ~           |     | 2C          | 40   | None    | C/32        |
|          |                       |      |      |             | ~   | C/2         | 160  | C/32    | C/64        |
| bq2002F  | 0.5 * V <sub>CC</sub> | None | None |             | ~   | 1C          | 100  | C/16    | C/64        |
|          |                       |      |      | ~           |     | 2C          | 55   | None    | C/32        |

### **Pin Descriptions**

TM T e. de

A three-level input that controls the settings for the fast charge safety timer, voltage termination mode, top-off, pulse-trickle, and voltage hold-off time.

LED C. a.

Open-drain output that indicates the charging status.

BAT Ba e, a e

The battery voltage sense input. The input to this pin is created by a high-impedance resistor divider network connected between the positive and negative terminals of the battery.

 $V_{SS}$  S e  $\sim$  d

TS Te e,a ,e e e

Input for an external battery temperature monitoring thermistor.

 $V_{CC}$  S a e

 $5.0V \pm 20\%$  power input.

INH C.a. e b

When high, INH suspends the fast charge in progress. When returned low, the IC resumes operation at the point where initially suspended.

CC C. a. ec ..

An open-drain output used to control the charging current to the battery. CC switching to high impedance (Z) enables charging current to flow, and low to inhibit charging current. CC is modulated to provide top-off, if enabled, and pulse trickle.

### **Functional Description**

Figure 2 shows a state diagram and Figure 3 shows a block diagram of the bq2002/F.

# **Battery Voltage and Temperature Measurements**

Battery voltage and temperature are monitored for maximum allowable values. The voltage presented on the battery sense input, BAT, should represent a single-cell potential for the battery under charge. A resistor-divider ratio of

$$\frac{RB1}{RB2} = N - 1$$

is recommended to maintain the battery voltage within the valid range, where N is the number of cells, RB1 is the resistor connected to the positive battery terminal, and RB2 is the resistor connected to the negative battery terminal. See Figure 1.

N e: This resistor-divider network input impedance to end-to-end should be at least 200k $\Omega$  and less than 1 M $\Omega$ .

A ground-referenced negative temperature coefficient thermistor placed near the battery may be used as a low-cost temperature-to-voltage transducer. The temperature sense voltage input at TS is developed using a resistor-thermistor network between  $V_{CC}$  and  $V_{SS}$ . See Figure 1.



Figure 1. Voltage and Temperature Monitoring and TM Pin Configuration



### **Starting A Charge Cycle**

Either of two events starts a charge cycle (see Figure 4):

- 1. Application of power to  $V_{CC}\,\mbox{or}$
- 2. Voltage at the BAT pin falling through the maximum cell voltage  $V_{MCV}\,\mbox{where}$

$$V_{MCV}$$
 = 2V ±5%.

If the battery is within the configured temperature and voltage limits, the IC begins fast charge. The valid battery voltage range is  $V_{BAT} < V_{MCV}$ . The valid temperature range is  $V_{TS} > V_{TCO}$  where

$$V_{TCO} = 0.5 * V_{CC} \pm 5\%$$
.

If the battery voltage or temperature is outside of these limits, the IC pulse-trickle charges until the next new charge cycle begins.

Fast charge continues until termination by one or more of the five possible termination conditions:

- Peak voltage detection (PVD)
- Negative delta voltage (-∆V)
- Maximum voltage
- Maximum temperature
- Maximum time

| Corresponding       |      |             | and T          | ast-Charge<br>op-Off<br>Limits<br>uutes) | Typical PVD                        | Tan 0#          | Pulse-          | Pulse-<br>Trickle |
|---------------------|------|-------------|----------------|------------------------------------------|------------------------------------|-----------------|-----------------|-------------------|
| Fast-Charge<br>Rate | тм   | Termination | bq2002 bq2002F |                                          | and -∆V Hold-Off<br>Time (seconds) | Top-Off<br>Rate | Trickle<br>Rate | Period<br>(ms)    |
| C/2                 | Mid  | PVD         | 160            | 160                                      | 600                                | C/32            | C/64            | 9.15              |
| 1C                  | Low  | PVD         | 80             | 100                                      | 300                                | C/16            | C/64            | 18.3              |
| 2C                  | High | -ΔV         | 40             | 40                                       | 150                                | Disabled        | C/32            | 18.3              |

#### PVD and -∆V Termination

There are two modes for voltage termination depending on the state of TM. For - $\!\Delta V$  (TM = high), if  $V_{BAT}$  is lower than any previously measured value by 12mV  $\pm 3mV$ , fast charge is terminated. For PVD (TM = low or mid), a decrease of 2.5mV  $\pm 2.5mV$  terminates fast charge. The PVD and - $\!\Delta V$  tests are valid in the range  $1V < V_{BAT} < 2V$ .

### **Voltage Sampling**

Voltage is sampled at the BAT pin for PVD and - $\Delta V$  termination once every 17s. The sample is an average of voltage measurements taken 570 $\mu s$  apart.The IC takes 32 measurements in PVD mode and 16 measurements in - $\Delta V$  mode. The resulting sample periods (9.17 and 18.18ms, respectively) filter out harmonics centered around 55 and 109Hz. This technique minimizes the effect of any AC line ripple that may feed through the power supply from either 50 or 60Hz AC sources. Tolerance on all timing is  $\pm 20\%$ .

#### **Voltage Termination Hold-off**

A hold-off period occurs at the start of fast charging. During the hold-off time, the PVD and  $\mbox{-}\Delta V$  terminations are disabled. This avoids premature termination on the voltage spikes sometimes produced by older batteries when fast-charge current is first applied. Maximum voltage and temperature terminations are not affected by the hold-off period.

### Maximum Voltage, Temperature, and Time

Any time the voltage on the BAT pin exceeds the maximum cell voltage,  $V_{MCV}$ , fast charge or optional top-off charge is terminated.

Maximum temperature termination occurs anytime the voltage on the TS pin falls below the temperature cut-off threshold  $V_{\rm TCO}$ .

Maximum charge time is configured using the TM pin. Time settings are available for corresponding charge rates of C/2, 1C, and 2C. Maximum time-out termination is enforced on the fast-charge phase, then reset, and enforced again on the top-off phase, if selected. There is no time limit on the trickle-charge phase.

#### **Top-off Charge**

An optional top-off charge phase may be selected to follow fast charge termination for 1C and C/2 rates. This phase may be necessary on NiMH or other battery chemistries that have a tendency to terminate charge prior to reaching full capacity. With top-off enabled, charging continues at a reduced rate after fast-charge termination for a period of time selected by the TM pin. (See Table 1.) During top-off, the CC

pin is modulated at a duty cycle of  $286\mu s$  active for every  $4290\mu s$  inactive. This modulation results in an average rate 1/16th that of the fast charge rate. Maximum voltage, time, and temperature are the only termination methods enabled during top-off.

### **Pulse-Trickle Charge**

Pulse-trickle is used to compensate for self-discharge while the battery is idle in the charger. The battery is pulse-trickle charged by driving the CC pin active for a period of  $286\mu s$  for every 18.0ms of inactivity for 1C and 2C selections, and  $286\mu s$  for every 8.86ms of inactivity for C/2 selection. This results in a trickle rate of C/64 for the top-off enabled mode and C/32 otherwise.

#### TM Pin

The TM pin is a three-level pin used to select the charge timer, top-off, voltage termination mode, trickle rate, and voltage hold-off period options. Table 1 describes the states selected by the TM pin. The midlevel selection input is developed by a resistor divider between  $V_{CC}$  and ground that fixes the voltage on TM at  $V_{CC}/2\pm0.5V.$  See Figure 4.

### **Charge Status Indication**

A fast charge in progress is uniquely indicated when the  $\overline{\text{LED}}$  pin goes low. The  $\overline{\text{LED}}$  pin is driven to the high-Z state for all conditions other than fast charge. Figure 2 outlines the state of the  $\overline{\text{LED}}$  pin during charge.

### **Charge Inhibit**

Fast charge and top-off may be inhibited by using the INH pin. When high, INH suspends all fast charge and top-off activity and the internal charge timer. INH freezes the current state of  $\overline{\text{LED}}$  until inhibit is removed. Temperature monitoring is not affected by the INH pin. During charge inhibit, the bq2002/F continues to pulse-trickle charge the battery per the TM selection. When INH returns low, charge control and the charge timer resume from the point where INH became active.

#### **Low-Power Mode**

The IC enters a low-power state when  $V_{BAT}$  is driven above the power-down threshold ( $V_{PD}$ ) where

$$V_{PD} = V_{CC} - (1V \pm 0.5V)$$

Both the CC pin and the  $\overline{LED}$  pin are driven to the 16 4 -1ry

# bq2002/F

**Absolute Maximum Ratings** 

# Recommended DC Operating Conditions (TA = 0 to 70°C)

| Symbol             | Condition               | Minimum | Typical | Maximum | Unit | Notes |
|--------------------|-------------------------|---------|---------|---------|------|-------|
| $V_{CC}$           | Supply voltage          | 4.0     | 5.0     | 6.0     | V    |       |
| $V_{\mathrm{DET}}$ | -ΔV, PVD detect voltage | 1       | _       | 2       | V    |       |

# bq2002/F

# Impedance

| Symbol           | Parameter               | Minimum | Typical | Maximum | Unit      |
|------------------|-------------------------|---------|---------|---------|-----------|
| R <sub>BAT</sub> | Battery input impedance | 50      | -       | -       | ΜΩ        |
| R <sub>TS</sub>  | TS input impedance      | 50      | -       | -       | $M\Omega$ |

# Timing $(T_A = 0 \text{ to } +70^{\circ}\text{C}; V_{CC} \pm 10\%)$

| Symbol    | Parameter           | Minimum | Typical | Maximum | Unit | Notes |
|-----------|---------------------|---------|---------|---------|------|-------|
| $d_{FCV}$ | Base time variation | -20     | -       | 20      | %    |       |



# 8-Pin SOIC Narrow (SN)







```
Pac a eO:
PN = 8-pin plastic DIP
SN = 8-pin narrow SOIC

De ce:
bq2002 Fast-Charge IC
bq2002F Fast-Charge IC
```

# bq2002/F

## Data SheetReikon Hitsy

| Change No. <sup>(1)</sup> | Page No.  | Desipton                                                                                                 | Nate of Change                    |
|---------------------------|-----------|----------------------------------------------------------------------------------------------------------|-----------------------------------|
| 1                         | 3         | Was: Table 1 gave the bq2002/F Operational Summary. Is: Figure 2 gives the bq2002/F Operational Summary. | Changed table to figure.          |
| 1                         | 5:iaaude4 | Summy, Addre<br>1818(18) 1 j - 265 0 Td - [20:hangad tallotoljAll Av404365 TofTe22] \$6                  | n16naoiffsc@Tfabl1(3)Tj 26ision(4 |
|                           |           |                                                                                                          |                                   |
|                           |           |                                                                                                          |                                   |
|                           |           |                                                                                                          |                                   |
|                           |           |                                                                                                          |                                   |

0 -1evT.3 13.2



## PACKAGE OPTION ADDENDUM

23-Oct-2012

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|
|                  |                       |              |                    |      |             |                         |                      |                              |                             |
|                  |                       |              |                    |      |             |                         |                      |                              |                             |
|                  |                       |              |                    |      |             |                         |                      |                              |                             |
|                  |                       |              |                    |      |             |                         |                      |                              |                             |
|                  |                       |              |                    |      |             |                         |                      |                              |                             |
|                  |                       |              |                    |      |             |                         |                      |                              |                             |
|                  |                       |              |                    |      |             |                         |                      |                              |                             |
|                  |                       |              |                    |      |             |                         |                      |                              |                             |



### PACKAGE OPTION ADDENDUM

23-Oct-2012

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 23-Oct-2012

### TAPE AND REEL INFORMATION



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ2002FSNTR    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| BQ2002SN-SANTR | SOIC            | D                  | 8 | 0    | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| BQ2002SNTR     | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Oct-2012



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ2002FSNTR    | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| BQ2002SN-SANTR | SOIC         | D               | 8    | 0    | 340.5       | 338.1      | 20.6        |
| BQ2002SNTR     | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

#### Products Applications

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy

Clocks and Timers www.ti.com/clocks Industrial www.ti.com/medical Interface interface.ti.com Medical www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>